# COMe-bBD7 Module User Guide Rev. 1.10 Doc. ID: 1061-3984 This page has been intentionally left blank ## ► COME-BBD7 MODULE - USER GUIDE #### Disclaimer Kontron would like to point out that the information contained in this user guide may be subject to alteration, particularly as a result of the constant upgrading of Kontron products. This document does not entail any guarantee on the part of Kontron with respect to technical processes described in the user guide or any product characteristics set out in the user guide. Kontron assumes no responsibility or liability for the use of the described product(s), conveys no license or title under any patent, copyright or mask work rights to these products and makes no representations or warranties that these products are free from patent, copyright or mask work right infringement unless otherwise specified. Applications that are described in this user guide are for illustration purposes only. Kontron makes no representation or warranty that such application will be suitable for the specified use without further testing or modification. Kontron expressly informs the user that this user guide only contains a general description of processes and instructions which may not be applicable in every individual case. In cases of doubt, please contact Kontron. This user guide is protected by copyright. All rights are reserved by Kontron. No part of this document may be reproduced, transmitted, transcribed, stored in a retrieval system, or translated into any language or computer language, in any form or by any means (electronic, mechanical, photocopying, recording, or otherwise), without the express written permission of Kontron. Kontron points out that the information contained in this user guide is constantly being updated in line with the technical alterations and improvements made by Kontron to the products and thus this user guide only reflects the technical status of the products by Kontron at the time of publishing. Brand and product names are trademarks or registered trademarks of their respective owners. ©2023 by Kontron Europe GmbH Kontron Europe GmbH Gutenbergstraße 2 85737 Ismaning Germany www.kontron.com #### Intended Use THIS DEVICE AND ASSOCIATED SOFTWARE ARE NOT DESIGNED, MANUFACTURED OR INTENDED FOR USE OR RESALE FOR THE OPERATION OF NUCLEAR FACILITIES, THE NAVIGATION, CONTROL OR COMMUNICATION SYSTEMS FOR AIRCRAFT OR OTHER TRANSPORTATION, AIR TRAFFIC CONTROL, LIFE SUPPORT OR LIFE SUSTAINING APPLICATIONS, WEAPONS SYSTEMS, OR ANY OTHER APPLICATION IN A HAZARDOUS ENVIRONMENT, OR REQUIRING FAIL-SAFE PERFORMANCE, OR IN WHICH THE FAILURE OF PRODUCTS COULD LEAD DIRECTLY TO DEATH, PERSONAL INJURY, OR SEVERE PHYSICAL OR ENVIRONMENTAL DAMAGE (COLLECTIVELY, "HIGH RISK APPLICATIONS"). You understand and agree that your use of Kontron devices as a component in High Risk Applications is entirely at your risk. To minimize the risks associated with your products and applications, you should provide adequate design and operating safeguards. You are solely responsible for compliance with all legal, regulatory, safety, and security related requirements concerning your products. You are responsible to ensure that your systems (and any Kontron hardware or software components incorporated in your systems) meet all applicable requirements. Unless otherwise stated in the product documentation, the Kontron device is not provided with error-tolerance capabilities and cannot therefore be deemed as being engineered, manufactured or setup to be compliant for implementation or for resale as device in High Risk Applications. All application and safety related information in this document (including application descriptions, suggested safety measures, suggested Kontron products, and other materials) is provided for reference only. #### **ACAUTION** Handling and operation of the product is permitted only for trained personnel within a work place that is access controlled. Please follow the "General Safety Instructions" supplied with the system. ### NOTICE You find the most recent version of the "General Safety Instructions" online in the download area of this product. ## NOTICE This product is not suited for storage or operation in corrosive environments, in particular under exposure to sulfur and chlorine and their compounds. For information on how to harden electronics and mechanics against these stress conditions, contact Kontron Support. ## **Revision History** | Revision | Brief Description of Changes | Date of Issue | Author | |----------|--------------------------------------------------------------------------------------|-----------------------|--------| | 1.0 | Initial issue | 2018-March-28 | hjs | | 1.1 | BIOS design issues, block diagram changed, new layout, | 2019-April-21 | hjs | | 1.2 | Table 30: I2C Bus Port Addresses modified | 2019-September-<br>24 | hjs | | 1.3 | modified SPI flash in Table 22: Supported SPI<br>boot flash types for 8-SOIC package | 2020-May-26 | hjs | | 1.4 | Word2016 issues, new PNs for HSP in Table 14, new memory in Table 15 | 2021-March-29 | hjs | | 1.5 | Port x8 in chapter 3.6.3 deleted, block diagram updated | 2021-May-06 | hjs | | 1.6 | Wrong memory table in chapter 4/Accessories deleted | 2021-November-04 | hjs | | 1.7 | Table 9: PCle Gen 2 Ports updated | 2022-May-24 | hjs | | 1.8 | Removed onboard SATA-option<br>Removed WIBU-option<br>Updated block diagram | 2022-July-20 | ih | | 1.9 | New Kontron logo<br>Added RTC description | 2023-April-06 | ih | | 1.10 | Corrected wrong headlines for SODIMMs | 2023-July-14 | ih | ### Terms and Conditions Kontron warrants products in accordance with defined regional warranty periods. For more information about warranty compliance and conformity, and the warranty period in your region, visit <a href="http://www.kontron.com/terms-and-conditions">http://www.kontron.com/terms-and-conditions</a>. Kontron sells products worldwide and declares regional General Terms & Conditions of Sale, and Purchase Order Terms & Conditions. Visit <a href="http://www.kontron.com/terms-and-conditions">http://www.kontron.com/terms-and-conditions</a>. For contact information, refer to the corporate offices contact information on the last page of this user guide or visit our website <u>CONTACT US</u>. ## **Customer Support** Find Kontron contacts by visiting: <a href="https://www.kontron.de/support-and-services">https://www.kontron.de/support-and-services</a>. #### Customer Service As a trusted technology innovator and global solutions provider, Kontron extends its embedded market strengths into a services portfolio allowing companies to break the barriers of traditional product lifecycles. Proven product expertise coupled with collaborative and highly-experienced support enables Kontron to provide exceptional peace of mind to build and maintain successful products. For more details on Kontron's service offerings such as: enhanced repair services, extended warranty, Kontron training academy, and more visit <a href="https://www.kontron.de/support-and-services">https://www.kontron.de/support-and-services</a>. #### **Customer Comments** If you have any difficulties using this user guide, discover an error, or just want to provide some feedback, contact <u>Kontron support</u>. Detail any errors you find. We will correct the errors or problems as soon as possible and post the revised user guide on our website. ## Symbols The following symbols may be used in this manual #### **ADANGER** DANGER indicates a hazardous situation which, if not avoided, will result in death or serious injury. ## **AWARNING** WARNING indicates a hazardous situation which, if not avoided, could result in death or serious injury. ### NOTICE NOTICE indicates a property damage message. ### **A**CAUTION CAUTION indicates a hazardous situation which, if not avoided, may result in minor or moderate injury. #### **Electric Shock!** This symbol and title warn of hazards due to electrical shocks (> 60 V) when touching products or parts of products. Failure to observe the precautions indicated and/or prescribed by the law may endanger your life/health and/or result in damage to your material. #### **ESD Sensitive Device!** This symbol and title inform that the electronic boards and their components are sensitive to static electricity. Care must therefore be taken during all handling operations and inspections of this product in order to ensure product integrity at all times. #### **HOT Surface!** Do NOT touch! Allow to cool before servicing. ### Laser! This symbol inform of the risk of exposure to laser beam and light emitting devices (LEDs) from an electrical device. Eye protection per manufacturer notice shall review before servicing. This symbol indicates general information about the product and the user guide. This symbol also indicates detail information about the specific product configuration. This symbol precedes helpful hints and tips for daily use. ## For Your Safety Your new Kontron product was developed and tested carefully to provide all features necessary to ensure its compliance with electrical safety requirements. It was also designed for a long fault-free life. However, the life expectancy of your product can be drastically reduced by improper treatment during unpacking and installation. Therefore, in the interest of your own safety and of the correct operation of your new Kontron product, you are requested to conform with the following guidelines. ## High Voltage Safety Instructions As a precaution and in case of danger, the power connector must be easily accessible. The power connector is the product's main disconnect device. #### **ACAUTION** #### Warning All operations on this product must be carried out by sufficiently skilled personnel only. #### **A**CAUTION ### Electric Shock! Before installing a non hot-swappable Kontron product into a system always ensure that your mains power is switched off. This also applies to the installation of piggybacks. Serious electrical shock hazards can exist during all installation, repair, and maintenance operations on this product. Therefore, always unplug the power cable and any other cables which provide external voltages before performing any work on this product. Earth ground connection to vehicle's chassis or a central grounding point shall remain connected. The earth ground cable shall be the last cable to be disconnected or the first cable to be connected when performing installation or removal procedures on this product. ## Special Handling and Unpacking Instruction #### NOTICE #### **ESD Sensitive Device!** Electronic boards and their components are sensitive to static electricity. Therefore, care must be taken during all handling operations and inspections of this product, in order to ensure product integrity at all times. Do not handle this product out of its protective enclosure while it is not used for operational purposes unless it is otherwise protected. Whenever possible, unpack or pack this product only at EOS/ESD safe work stations. Where a safe work station is not guaranteed, it is important for the user to be electrically discharged before touching the product with his/her hands or tools. This is most easily done by touching a metal part of your system housing. It is particularly important to observe standard anti-static precautions when changing piggybacks, ROM devices, jumper settings etc. If the product contains batteries for RTC or memory backup, ensure that the product is not placed on conductive surfaces, including anti-static plastics or sponges. They can cause short circuits and damage the batteries or conductive circuits on the product. ## Lithium Battery Precautions If your product is equipped with a lithium battery, take the following precautions when replacing the battery. #### **ACAUTION** #### Danger of explosion if the battery is replaced incorrectly. - Replace only with same or equivalent battery type recommended by the manufacturer. - Dispose of used batteries according to the manufacturer's instructions. ## General Instructions on Usage In order to maintain Kontron's product warranty, this product must not be altered or modified in any way. Changes or modifications to the product, that are not explicitly approved by Kontron and described in this user guide or received from Kontron Support as a special handling instruction, will void your warranty. This product should only be installed in or connected to systems that fulfill all necessary technical and specific environmental requirements. This also applies to the operational temperature range of the specific board version that must not be exceeded. If batteries are present, their temperature restrictions must be taken into account. In performing all necessary installation and application operations, only follow the instructions supplied by the present user guide. Keep all the original packaging material for future storage or warranty shipments. If it is necessary to store or ship the product then re-pack it in the same manner as it was delivered. Special care is necessary when handling or unpacking the product. See Special Handling and Unpacking Instruction. ## Quality and Environmental Management Kontron aims to deliver reliable high-end products designed and built for quality, and aims to complying with environmental laws, regulations, and other environmentally oriented requirements. For more information regarding Kontron's quality and environmental responsibilities, visit http://www.kontron.com/about-kontron/corporate-responsibility/quality-management. ### Disposal and Recycling Kontron's products are manufactured to satisfy environmental protection requirements where possible. Many of the components used are capable of being recycled. Final disposal of this product after its service life must be accomplished in accordance with applicable country, state, or local laws or regulations. ## WEEE Compliance The Waste Electrical and Electronic Equipment (WEEE) Directive aims to: - Reduce waste arising from electrical and electronic equipment (EEE) - Make producers of EEE responsible for the environmental impact of their products, especially when the product become waste - Encourage separate collection and subsequent treatment, reuse, recovery, recycling and sound environmental disposal of EEE - Improve the environmental performance of all those involved during the lifecycle of EEE Environmental protection is a high priority with Kontron. Kontron follows the WEEE directive You are encouraged to return our products for proper disposal. ## Table of Contents | Disclaimer | 3 | |----------------------------------------------------------|----| | Intended Use | 4 | | Revision History | 5 | | Terms and Conditions | 5 | | Customer Support | 5 | | Customer Service | 6 | | Customer Comments | 6 | | Symbols | 7 | | For Your Safety | 8 | | High Voltage Safety Instructions | 8 | | Special Handling and Unpacking Instruction | 8 | | Lithium Battery Precautions | 10 | | General Instructions on Usage | 10 | | Quality and Environmental Management | 10 | | Disposal and Recycling | 10 | | WEEE Compliance | 11 | | Table of Contents | 12 | | List of Tables | 14 | | List of Figures | 15 | | 1/ Introduction | 16 | | 1.1. Product Description | 16 | | 1.2. Product Naming Clarification | | | 1.3. Understanding COM Express® Functionality | | | 1.4. COM Express® Documentation | 17 | | 1.5. COM Express® Benefits | 17 | | 2/ Product Specification | 18 | | 2.1. Module Definition | 18 | | 2.2. Commercial Grade Modules | 18 | | 2.3. Industrial Grade Modules | 19 | | 2.4. Product Views | 20 | | 3/ Functional Specification | 22 | | 3.1. Block Diagram COMe-bBD7 | 22 | | 3.2. Processor | 23 | | 3.3. Memory | 25 | | 3.4. Platform Controller Hub (PCH) | 25 | | 3.5. USB | 26 | | 3.6. PCI Express Configuration | 26 | | 3.6.1. Gen 3 PCI-Express x16 Port (COMe PCIE [16 to 31]) | 26 | | 3.6.2. Gen 3 PCI-Express x8 Port (COMe PCIE[8 to 15]) | | | 3.6.3. Gen 2 PCI-Express x8 Port (COMe PCIE [0 to 7]) | 28 | | 3.7. SATA | 28 | | 3.8. Ethernet | 28 | | 3.9. COMe Features | | | 3.10. Kontron Features | 30 | | 4/ Accessories | 31 | | 4.1. Product Specific Accessories | 31 | | 4.2. General Accessories | 31 | | 5/ Electrical Specification | 33 | //12 | 5.1. Supply Voltage | 33 | |-------------------------------------------------------------|-----| | 5.2. Power Supply Rise Time | 33 | | 5.3. Supply Voltage Ripple | 33 | | 5.4. Power Consumption | 33 | | 5.5. ATX Mode | 33 | | 5.6. Single Supply Mode | 34 | | 6/ Power Control | 36 | | 6.1. Power Supply | 36 | | 6.2. Power Button (PWRBTN#) | 36 | | 6.3. Power Good (PWR_OK) | 36 | | 6.4. Reset Button (SYS_RESET# Signal) | 36 | | 6.5. SM-Bus Alert (SMB_ALERT#) | 36 | | 7/ Environmental Specification | | | 7.1. Temperature Specification | | | 7.2. Operating with Kontron heatspreader plate assembly | | | 7.3. Operating without Kontron heatspreader plate assembly | 38 | | 7.4. Standards and Certifications | 38 | | 8/ Mechanical Specification | 41 | | 8.1. Dimensions | 41 | | 8.1.1. Height | 42 | | 8.2. Thermal Management, Heatspreader and Cooling Solutions | 42 | | 8.2.1. Heatspreader Dimensions | | | 9/ Features and Interfaces | 44 | | 9.1. Rapid Shutdown (available for E2 versions) | 44 | | 9.2. Crowbar implementation details | 44 | | 9.3. Real Time Clock (RTC) | | | 9.4. SPI boot | | | 9.5. Using an external SPI flash | 45 | | 9.6. External SPI flash on Modules with Intel® ME | | | 9.7. Triple Staged Watchdog Timer | | | 9.8. WDT Signal | | | 9.9. Speedstep Technology | 48 | | 9.10. C-States | | | 9.11. Hyper-Threading | | | 9.12. ACPI Suspend Modes and Resume Events | | | 9.13. Fan Connector (J7) | | | 10/ System Resources | | | 10.1. Interrupt Request (IRQ) Lines | | | 10.2. Memory Area | | | 10.3. I/O Address Map | | | 10.4. I2C Bus | | | 10.5. System Management (SM) Bus | | | 12/ uEFI BIOS | | | 12.1. Starting the uEFI BIOS | | | 12.2. Setup Menus | | | 12.3. Main Menu | | | 12.4. Advanced Setup Menu | | | 12.4.3. Remember the Password | | | 12.5. Event Logs | | | 12.6. Save and Exit | 111 | | 12.7.1. Basic Operation of the uEFI Shell | 112 | |---------------------------------------------------------------------------|-----| | 12.8. uEFI Shell Scripting | 113 | | 12.8.1. Startup Scripting | 113 | | 12.8.2. Create a Startup Script | | | 12.9. Example of Startup Scripts | | | 12.9.1. Execute Shell Script on other Harddrive | | | 12.10.1. Updating Procedure | | | | | | | | | 13.1. Warranty | | | 13.2. Returning Defective Merchandise | | | Appendix: Terminology | 117 | | About Kontron | 121 | | List of Tables | | | Table 1: Pin Assignment of Type 7 and COMe-bBD7 | 17 | | Table 2: Commercial Grade Modules (0°C to 60°C operating) | | | Table 3: Industrial Grade Modules by Design (E2, -40°C to 85°C Operating) | | | Table 4: Intel Xeon® Processor D-1500 Product Family Specifications | | | Table 5: Memory Features | | | Table 6: PCH Features | 25 | | Table 7: Supported USB Features | | | Table 8: PCle Gen 3 Ports | | | Table 9: PCle Gen 2 Ports | | | Table 10: COMe Connector Port and SoC Port Combinations for SATA | | | Table 11: COMe Features | | | Table 12: Kontron Features | | | Table 14: General Accessories List | | | Table 15: Memory Modules | | | Table 16: COM Express® Connector Electrical Specifications | | | Table 17: ATX Mode | | | Table 18: Single Supply Mode | | | Table 19: General Temperature Specification | 37 | | Table 20: Test Specification | 37 | | Table 21: SPI Boot Pin Configuration | | | Table 22: Supported SPI boot flash types for 8-SOIC package | | | Table 23: Time-out Events | | | Table 24: Following C-States are defined | | | Table 25: 3-pin Fan Connector | | | Table 26: Signal Description | | | Table 28: Designated Memory Locations | | | Table 29: Designated I/O Port Addresses | | | Table 30: I2C Bus Port Addresses | | | Table 31: Designated I/O Port Addresses | | | Table 32: Pin-out List | | | Table 33: Navigation Hot Keys Available in the Legend Bar | | | Table 34: Main Setup Menu Sub-screens | 63 | | Table 35: Advanced Setup menu Sub-screens and Functions | | | Table 36: InterIRCSetup Sub-screens and Functions | | | Table 37: Security Setup Menu Functions | | | Table 38: Boot Setup Menu Functions | | | Table 39: Event Logs Setup Menu Functions | | | Table 40: Save and Exit Menu Functions | II2 | # List of Figures | Figure 1: Top View of COMe bBD7 | 20 | |------------------------------------------------------------------------------------------------------------|-------| | Figure 1: Top View of COMe bBD7Figure 2: Bottom View of COMe bBD7 | 21 | | Figure 3: Block Diagram COMe-bBD7, basic pinout with Intel Xeon D-15XX Processor Family (Broadwell-DE SoC) | | | Figure 4: RoHS | 38 | | Figure 4: RoHSFigure 5: Component Recognition UL | 38 | | Figure 6: MTBF Temperature De-rating for Product 68005-0000-59-9 COMe-bBD7R E2 with D-1559 Processor | 39 | | Figure 7: Module Dimensions | 41 | | Figure 8: Module Height | | | Figure 9: Heatspreader Location and Dimensions | 43 | | Figure 10: Entering USB Key Partition Name | 46 | | Figure 11: Using kflash help option | 46 | | Figure 12: Programming the Flash Image Drive | | | Figure 13: 3-pin Fan Connector | 50 | | Figure 14: COMe Connector with 220 pins | 56 | | Figure 15: COMe Connector Pinout | 56 | | Figure 16: Setup Menu Selection Bar | 62 | | Figure 17: Main Setup Menu | 62 | | Figure 18: Advanced Setup Menu | 64 | | Figure 19: IntelRCSetup Menu | 78 | | Figure 20: Security Setup Menu | . 106 | | Figure 21: Boot Setup Menu | .108 | | Figure 22: Event Log Setup Menu | 110 | | Figure 23: Save and Exit Setup Menu | 111 | ### 1/ Introduction ## 1.1. Product Description Kontron's Computer-on-Module COMe-bBD7 is a COM Express® BASIC TYPE 7 with Intel® Xeon® PROCESSOR D-15xx family with support for Pin-out Type 7, and an additional communication interface block. Kontron's module covers both the need for latest interface technology and the need to extend life-time. The Intel® XEON®D1500 Generation increases efficiency and performance per watt ratio, which is a result of the innovative 14 nm technology and has up to 16 cores for control, micro server, storage and communication applications in Internet of Things (IoT) and embedded environment. The COMe-bBD7 is also designed for industrial temperature environment. - Intel® Xeon® Processor D-1500 System on Chip (SoC), member of the Intel® Xeon® Processor family - DDR4 memory technology up to 32 GByte ECC, 2x SODIMMs - high-speed connectivity 24x PCIE 3.0 + 8x PCIE2.0 - Dual 10 GbE interfaces (option) ## 1.2. Product Naming Clarification COM Express® defines a Computer-on-Module, or COM, with all the components necessary for a bootable host computer, packaged as a super component. The product name for Kontron COM Express® Computer-On-Modules consists of: Industry standard short form COMe- Module form factor - ▶ b=basic (125mm x 95mm) - c=compact (95mm x 95mm) - m=mini (84mm x 55mm) Intel's processor code name BD = Broadwell Pinout type Type 7 Available temperature variants - Commercial - Industrial (E2) Processor Identifier Chipset identifier (if chipset assembled) Memory size ► Memory module (#G) / eMMC SLC memory (#S) ## 1.3. Understanding COM Express® Functionality All Kontron COM Express® basic and compact modules contain two 220pin connectors; each of it has two rows called Row A & B on primary connector and Row C & D on secondary connector. The COM Express® Computer-On-Module (COM) features the following maximum amount of interfaces according to the PCI Industrial Computer Manufacturers Group (PICMG) module Pin-out type. Table 1: Pin Assignment of Type 7 and COMe-bBD7 | Feature | Type 7 Standard | COMe-bBD7 Pinout | |--------------------|--------------------------|-------------------------------------| | Gbit Ethernet | 1x | 1x | | 10GBaseKR Ethernet | 4x | 2x | | NC-SI | 1x | 1x | | PCI Express | 32x | 7x or 8x PCle Gen2<br>24x PCle Gen3 | | Serial ATA | 2x | 2x | | USB | 4x USB 3.0<br>4x USB 2.0 | 4x USB 3.0<br>4x USB 2.0 | | Serial Ports | 2x | 2x | | LPC | 1x | 1x | | External SPI | 1x | 1x | | External SMB | 1x | 1x | | External I2C | 1x | 1x | | GPIO | 8x | 8x | NOTICE Customized article with 8 PCIe Gen2 lanes can be defined on request. Please contact your local sales or support for further details. #### 1.4. COM Express® Documentation The COM Express® Specification defines the COM Express® module form factor, pin-out, and signals. This specification is available at the PICMG® website by filling out the order form. ## 1.5. COM Express® Benefits COM Express® defines a Computer-On-Module, or COM, with all the components necessary for a bootable host computer, packaged as a highly integrated computer. All Kontron COM Express® modules are very compact and feature a standardized form factor and a standardized connector layout that carry a specified set of signals. Each COM is based on the COM Express® specification. This standardization allows designers to create a single-system baseboard that can accept present and future COM Express® modules. The baseboard designer can optimize exactly how each of these functions implements physically. Designers can place connectors precisely where needed for the application, on a baseboard optimally designed to fit a system's packaging. A single baseboard design can use a range of COM Express® modules with different sizes and pinouts. This flexibility differentiates products at various price and performance points and provides a built-in upgrade path when designing future-proof systems. The modularity of a COM Express® solution also ensures against obsolescence when computer technology evolves. A properly designed COM Express® baseboard can work with several successive generations of COM Express® modules. A COM Express® baseboard design has many advantages of a customized computer-board design and, additionally, delivers better obsolescence protection, heavily reduced engineering effort, and faster time to market. ## 2/ Product Specification ## 2.1. Module Definition The COM Express® basic sized Computer-on-Module COMe-bBD7 (bBD7) follows pin-out Type 7 and is compatible to PICMG specification COM.0 Rev 3.0. The COMe-bBD7 is available in different variants to cover the different demands in performance, price and power. ## 2.2. Commercial Grade Modules The following is a list of modules for commercial temperature range. Table 2: Commercial Grade Modules (0°C to 60°C operating) | Product Number | Product Name | Description | |-----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 68004-0000-08-2 | COMe-bBD7 D-1508 | COM Express® basic pin-out type 7 Computer-on-<br>Module with Intel® Pentium® Processor D1508, dual<br>10GbE (KR), 1x GbE, 2x DDR4 non-ECC/ECC SO-DIMM | | 68004-0000-17-4 | COMe-bBD7 D-1517 | COM Express® basic pin-out type 7 Computer-on-<br>Module with Intel® Pentium® Processor D1517, dual<br>10GbE (KR), 1x GbE, 2x DDR4 non-ECC/ECC SO-DIMM | | 68004-0000-27-4 | COMe-bBD7 D-1527 | COM Express® basic pin-out type 7 Computer-on-<br>Module with Intel® Xeon® Processor D-1527, dual<br>10GbE (KR), 1x GbE, 2x DDR4 non-ECC/ECC SO-DIMM | | 68004-0000-28-6 | COMe-bBD7 D-1528 | COM Express® basic pin-out type 7 Computer-on-<br>Module with Intel® Xeon® Processor D-1528, dual<br>10GbE (KR), 1x GbE, 2x DDR4 non-ECC/ECC SO-DIMM | | 68004-0000-37-8 | COMe-bBD7 D-1537 | COM Express® basic pin-out type 7 Computer-on-<br>Module with Intel® Xeon® Processor D-1537, dual<br>10GbE (KR), 1x GbE, 2x DDR4 non-ECC/ECC SO-DIMM | | 68004-0000-48-8 | COMe-bBD7 D-1548 | COM Express® basic pin-out type 7 Computer-on-<br>Module with Intel® Xeon® Processor D-1548, dual<br>10GbE (KR), 1x GbE, 2x DDR4 non-ECC/ECC SO-DIMM | | 68004-0000-77-9 | COMe-bBD7 D-1577 | COM Express® basic pin-out type 7 Computer-on-<br>Module with Intel® Xeon® Processor D-1577, dual<br>10GbE (KR), 1x GbE, 2x DDR4 non-ECC/ECC SO-DIMM | ## 2.3. Industrial Grade Modules Industrial temperature grade modules are available based on their design. Please contact your local sales or support for further details. Table 3: Industrial Grade Modules by Design (E2, -40°C to 85°C Operating) | Product Number | Product Name | Description | |-----------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 68005-0000-19-4 | COMe-bBD7R E2 D-1519 | COM Express® basic pin-out type 7 Computer-on-Module with Intel® Pentium® Processor D1519, dual 10GbE (KR), 1x GbE, 2x DDR4 non-ECC/ECC SO-DIMM | | 68005-0000-39-8 | COMe-bBD7R E2 D-<br>1539 | COM Express® basic pin-out type 7 Computer-on-Module with Intel® Xeon® Processor D-1539, dual 10GbE (KR), 1x GbE, 2x DDR4 non-ECC/ECC SO-DIMM | | 68005-0000-59-9 | COMe-bBD7R E2 D-<br>1559 | COM Express® basic pin-out type 7 Computer-on-Module with Intel® Xeon® Processor D-1559, dual 10GbE (KR), 1x GbE, 2x DDR4 non-ECC/ECC SO-DIMM | ## 2.4. Product Views Figure 1: Top View of COMe bBD7 - 1. Processor - 2. 2x DDR4 memory Figure 2: Bottom View of COMe bBD7 - 3. Fan Connector - 4. 2x COMe interfaces ## 3/ Functional Specification ## 3.1. Block Diagram COMe-bBD7 Figure 3 displays the block diagram applicable to all COMe-bBD7 modules. Figure 3: Block Diagram COMe-bBD7, basic pinout with Intel Xeon D-15XX Processor Family (Broadwell-DE SoC) #### 3.2. Processor The 14nm Intel® Xeon® processor D-1500 product family with 37.5mm x 37.5mm package size (1667 Ball FCBGA) supports: #### Performance - Intel® 64 - Intel® Turbo Boost Technology 2.0 - Intel® Advanced Vector Extensions 2 (AVX2) - Memory Bandwidth Monitoring - Xeon Class Reliability Availability Serviceability (RAS) includes: - Error-Correcting Code (ECC) Single Device Data Correction (SDDC), - Memory Demand and Patrol Scrubbing, - Data Scrambling with address, - End-to-end Cyclic Redundancy Check (ECRC) on PCle, - PCle and GbE Advanced Error Reporting (AER), - Intel® Corrected Machine Check Interrupt (CMCI) Virtualization. #### Virtualization: - Intel® Virtualization Technology (VT-x) - Advanced Programmable Interrupt Controller virtualization (APICv) - Intel® Virtual Machine Control Structure Shadowing (Intel® VMCS Shadowing) - Intel® Virtualization Technology for Directed I/O (VT-d) - Extended Page Table Accessed and Dirty bits (A/D bits for EPT) - Posted Interrupts, - Single-Root Input/Output Virtualization (SR-IOV) - VT Cache Quality of Service (QoS) and QoS Monitoring/Enforcement #### Security - Intel® Trusted Execution Technology (TXT) (requires custom BIOS) - Intel® Advanced Encryption Standard New Instructions (AES-NI) (requires custom BIOS) - Intel® OS Guard (Supervisor Mode Access Protection (SMAP)) - Intel® Secure Key (RDSEED) - Intel® Hyper-Threading Technology - Configurable Thermal Design Power (cTDP) - ▶ Intel® Thermal Monitoring Technologies - Node Manager Base Power Management (ME FW) Table 4: Intel Xeon® Processor D-1500 Product Family Specifications | | Pentium | | Xeon | | | | | | | | |----------------------------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------|----------------------------| | Intel<br>Xeon®<br>Processor | D1508 | D1517 | D1519 | D-1527 | D-1528 | D-1537 | D-1539 | D-1548 | D-1559 | D-1577 | | # of Cores | 2 | 4 | 4 | 4 | 6 | 8 | 8 | 8 | 12 | 16 | | # of<br>Threads | 4 | 8 | 8 | 8 | 12 | 16 | 16 | 16 | 24 | 32 | | Base<br>Freq. | 2.2 | 2.2 | 1.5 | 2.2 | 1.9 | 1.7 | 1.6 | 2 | 1.5 | 1.3 | | Turbo<br>Fre-<br>quency<br>(GHz) | 2.6 | 2.6 | 2.1 | 2.7 | 2.4 | 2.3 | 2.2 | 2.6 | 2.1 | 2.1 | | Thermal Design Power (TDP) (W) | 25 | 25 | 25 | 35 | 35 | 35 | 35 | 45 | 45 | 45 | | Com-<br>mand | 64Bit<br>AVX<br>2.0 | Cache<br>(MB) | 3 | 6 | 6 | 6 | 9 | 12 | 12 | 12 | 18 | 24 | | Memory<br>Type | DDR4-<br>1866 | DDR4-<br>2133 | DDR4-<br>2133 | DDR4-<br>2133 | DDR4-<br>2133 | DDR4-<br>2133 | DDR4-<br>2133 | DDR4-<br>2400 | DDR4-<br>2133 | DDR4-<br>2133 | | Max<br>Memory<br>Size (GB)<br>with<br>SODIMM | 64 (4x<br>16) <sup>1</sup> | ECC<br>Memory | Yes | PCIe<br>Express | 32x <sup>&</sup>lt;sup>1</sup>on the COMe-bBD7 two SODIMM sockets are supported for a max of 2x 32 GB memory ## 3.3. Memory Table 5: Memory Features | Socket | 2x DDR4 SO-DIMM | |--------------------|------------------------------------------------------------| | Memory Type | Dual Channel DDR4, up to 2400 MT/s, up to 32 GB per socket | | Memory Module Size | 4 GBytes, 8 GByte, 16 GByte and 32GByte | ## 3.4. Platform Controller Hub (PCH) The integrated Platform Controller Hub (PCH) supports: Table 6: PCH Features | Feature | PCH | |------------------------------------|-------------------------------------------------| | PCI Express | 8x PCle Gen 2 lanes,, Configurations x1, x4, x8 | | USB | 3.0 | | VT-d | yes | | Trusted Execution Technology (TXT) | yes (but not supported on COMe-bBD7) | ### 3.5. USB USB 3.0 ports are backwards compatible with the USB 2.0 specification. The COMe-bBD7 allows a maximum of four USB 3.0 (USB 2.0) ports. Table 7: Supported USB Features | USB 3.0 Ports | 4x USB 3.0 | |--------------------------|------------| | USB 2.0 Ports | 4x USB 2.0 | | USB Over Current Signals | 2x | ## 3.6. PCI Express Configuration The Xeon D-1500 processor has one x16 and one x8 Gen 3 ports from the integrated I/O and one x8 Gen 2 port from the integrated PCH. ## 3.6.1. Gen 3 PCI-Express x16 Port (COMe PCIE [16 to 31]) The Gen 3 PCI-Express x16 port is available on the COMe connector as COMe PCIE [16 to 31]. Four root ports are allowing the COMe-bBD7 to support the following port configurations: - One port x16 (default) - Two ports x8 - One port x8 plus two ports x4 - Four ports x4 The configuration can be selected by a BIOS option in the IIO menu. Table 8: PCIe Gen 3 Ports | Feature | Configuration 0 | Configuration 1 | Configuration 2 | Configuration 3 | |---------|-----------------|-----------------|-----------------|-----------------| | Lane 0 | | | 9 | x4 | | Lane 1 | | | | | | Lane 2 | | | | | | Lane 3 | | | | | | Lane 4 | | x8 | x8 | х4 | | Lane 5 | | | | | | Lane 6 | | | | | | Lane 7 | x16 | | | | | Lane 8 | | | x4 | x4 | | Lane 9 | | | | | | Lane 10 | | | | | | Lane 11 | | | | | | Lane 12 | | x8 | | | | Lane 13 | | | x4 | x4 | | Lane 14 | | | | | | Lane 15 | | | | | ## 3.6.2. Gen 3 PCI-Express x8 Port (COMe PCIE[8 to 15]) The Gen 3 PCI-Express x8 port is available on the COMe connector as COMe PCIE [8 to 15]. Two root ports are allowing the COMe-bBD7 to support the following port configurations: - One port x8 (default) - Two ports x4 ## 3.6.3. Gen 2 PCI-Express x8 Port (COMe PCIE [0 to 7]) There are eight root ports which can be configured as an 8 x1 interface for connecting up to eight devices. By default 7 of the 8 lanes of this interface are available on the COMe connector COMe PCIe [0 to 6]. With default mounted I210 Ethernet controller PCIe Gen2 lane 7 is not available on the COMe connector. Customized articles with 8 PCIe Gen2 lanes can be defined on request. Please contact your local sales or support for further details. Following configurations are supported by different BIOS binary: - One port x4 plus 4 ports x1 (default) - Two ports x4 - Eight ports x1 Table 9: PCIe Gen 2 Ports | Feature | Configuration 1 | Configuration 2 | Configuration 3 | Configuration 4 | |---------|-----------------|-----------------|-----------------|-----------------| | Lane 0 | | x4 | x1 | x1 | | Lane 1 | ×4 | | x1 | x1 | | Lane 2 | X4 | | x1 | x1 | | Lane 3 | | | x1 | x1 | | Lane 4 | | x1 | | x1 | | Lane 5 | ×4 | x1 | ×4 | x1 | | Lane 6 | | x1 | X4 | x1 | | Lane 7 | | x1 | | x1 | ### NOTICE Configuration2 is by default. Configuration 3 does only work without Ethernet. All other configurations are provided in the BIOS download package available on EMD Customer Section. #### 3.7. SATA The SATA high-speed storage interface supports two SATA Gen.3 ports with transfer rates of up to 6 Gb/s. Table 10: COMe Connector Port and SoC Port Combinations for SATA | COMe Port | Comment | |-----------|--------------------| | SATA_0 | SATA Gen.3, 6 Gb/s | | SATA_1 | SATA Gen.3, 6 Gb/s | #### 3.8. Ethernet The COMe-bBD7 offers the following Ethernet Controllers: - One Intel® Fthernet I210 Controller - One Intel® Dual-Port Ethernet 10GbE Controller The I210 controller has the following features: Platform Power Efficiency - ► IEEE 802.3az Energy Efficient Ethernet (EEE) - Proxy: ECMA-393 and Windows\* logo for proxy offload #### Advanced features: - Jumbo frames - Interrupt moderation, VLAN support, IP checksum offload - ▶ PCIe OBFF (Optimized Buffer Flush/Fill) for improved system power management - Four transmit and four receive queues - RSS and MSI-X to lower CPU utilization in multi-core systems - Advanced cable diagnostics, auto MDI-X - ► ECC error correcting memory in packet buffers #### Manageability: Preboot Execution Environment (PXE) and Internet Small Computer System Interface (iSCSI) boot #### The 10GbE controller has the following features: - Optimized for Virtualization - 128 Tx and Rx queues per port - SR-IOV (64 VFs), Virtual Machine Device Queues (VMDq) (64 VMs) - Simple Virtual Ethernet Port Aggregator (VEPA), Virtual Ethernet Bridge (VEB) #### Software Defined Networking: - Virtual Extensible LAN (VXLAN), - Network Virtualization using Generic Routing Encapsulation (NVGRE) Network Overlays #### Broad OS Support and Validation: Windows, VMWare, Linux, and Solaris #### Unified networking: - ▶ Block Storage (iSCSI boot and Fibre Channel over Ethernet (FCoE) Initiator) - DCB up to 8 traffic Classes #### Adaptive Power Management: ► IEEE 802.3az EEE The 10G Ethernet controller supports the following operation modes: ## Backplane: - ▶ 10GBASE-KR for GbE backplane applications (IEEE802.3 clause 72) - ▶ 10GBASE-KR FEC (IEEE 802.3 Clause 74) - ▶ 1000BASE-KX for GbE backplane applications (IEEE802.3 clause 70) Auto-negotiation for backplane Ethernet (IEEE 802.3 Clause 73) ### 10Gb SFP+: An external PHY is needed. Please download application note from EMD Customer Section. Please contact your local sales or support for further details ### 3.9. COMe Features The following table lists the supported COM Express® features. Table 11: COMe Features | SPI | Boot from an external SPI | |---------------|---------------------------------------| | LPC | Supported | | UART | 2x UART (RX/TX) | | Sleep Signals | Supported | | SMBus | Speed configurable, default 100 k SMB | ### 3.10. Kontron Features The following table lists the supported Kontron specific product features. Table 12: Kontron Features | External I2C Bus | Fast I2C, Multimaster capable | |------------------------------------------|----------------------------------------------------| | Embedded API | KeAPI 3.0 for all supported OS | | Customer BIOS Settings /<br>Flash Backup | Supported | | Watchdog Support | Dual staged | | External SIO | Supported on the base board | | GPIO | Start-up level configurable, GPI interrupt capable | | Rapid Shutdown | Supported on dedicated variants | ## 4/Accessories ## 4.1. Product Specific Accessories Table 13: Product Specific Accessories List | Product Number | Product | Description | |------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------| | 68300-0000-00-0 | COMe Eval Carrier T7 | COM Express® Eval Carrier Type 7 with 4x 10G<br>KR/DAC support | | 68301-0000-00-8 | COMe Eval Carrier T7 G2-8 | COM Express® Eval Carrier Type 7<br>Generation2 - COM.0 R3.0 - 8mm COMe<br>connector | | 68301-0000-01-4 | ADA-COMe-T7-G2 4x10G RJ45 -<br>DEV-TOOL | Adaptercard for COMe Eval Carrier Gen2<br>4x RJ45: 10GBASE-KR-to-10GBASE-T via Intel<br>PHY 2x X557-AT2 | | 68301-0000-03-2 | ADA-COMe-T7-G2 2x10G SFP+ -<br>DEV-TOOL | Adaptercard for COMe Eval Carrier Gen2<br>2x SFP+: 10GBASE-KR-to-SFI via Inphi PHY<br>CS4227 | | 68301-0000-04-4 | ADA-COMe-T7-G2 4X 10G DAC -<br>DEV-TOOL | Adaptercard for COMe Eval Carrier Gen2 4x DAC: 10GBASE-KR signals directly routed from COMe connector to SFP+ cages | | 68004-0000-99-0 | HSP COMe-bBD6/7 threaded mounting holes | Heatspreader for COMe-bBD6/bBD7,<br>threaded mounting holes | | 68004-0000-99-1 | HSP COMe-bBD6/7 through holes | Heatspreader for COMe-bBD6/bBD7, through holes | | 68002-0000-99-<br>0C06 | HSK COMe-bBD6 passive (w/o<br>HSP) | Passive Cooler for COMe-bBD6/COMe-bBD7 to be mounted on HSP | | 68002-0000-99-<br>0C05 | HSK COMe-bBD6 active (w/o HSP) | Active Cooler for COMe-bBD6/bBD7 to be mounted on HSP | ## 4.2. General Accessories Table 14 provides a list of general accessories applicable to all COMe pin-out Type 7 products. Table 14: General Accessories List | Product Number | Mounting | Description | |-----------------|-------------------------|---------------------------------------------------------------| | 38017-0000-00-5 | COMe Mount KIT 5mm 1set | Mounting Kit for 1 module including screws for 5mm connectors | | 38017-0000-00-0 | COMe Mount KIT 8mm 1set | Mounting Kit for 1 module including screws for 8mm connectors | | Product Number | Cables | Description | | 96079-0000-00-0 | KAB-HSP 200mm | Cable adapter to connect Fan to module (COMe basic/compact) | | 96079-0000-00-2 | KAB-HSP 40mm | Cable adapter to connect Fan to module (COMe basic/compact) | Table 15: Memory Modules | Part Number | Memory (Non-ECC) | Description | |-----------------|---------------------------------------|---------------------------------------------------------------------------------------| | 97020-0424-COM7 | DDR4-2400 SODIMM 4 GB_COM7 | DDR4-2400, 4 GB, 260P, 1200 MHz, PC4-2400<br>SODIMM | | 97020-0824-COM7 | DDR4-2400 SODIMM 8 GB_COM7 | DDR4-2400, 8 GB, 260P, 1200 MHz, PC4-2400<br>SODIMM | | 97020-1624-COM7 | DDR4-2400 SODIMM 16 GB_COM7 | DDR4-2400, 16 GB, 260P, 1200 MHz, PC4-2400<br>SODIMM | | 97020-3224-COM7 | DDR4-2400 SODIMM 32 GB_COM7 | DDR4-2400, 32 GB, 260P, 1200 MHz, PC4-2400<br>SODIMM | | 97021-0424-COM7 | DDR4-2400 SODIMM 4 GB E2_COM7 | DDR4-2400, 4 GB, E2, 260P, 1200 MHz, PC4-2400 SODIMM, industrial temperature | | 97021-0824-COM7 | DDR4-2400 SODIMM 8 GB E2_COM7 | DDR4-2400, 8 GB, E2, 260P, 1200 MHz, PC4-2400 SODIMM, industrial temperature | | 97021-1624-COM7 | DDR4-2400 SODIMM 16 GB E2_COM7 | DDR4-2400, 16 GB, E2, 260P, 1200 MHz, PC4-2400 SODIMM, industrial temperature | | 97021-3224-COM7 | DDR4-2400 SODIMM 32 GB E2_COM7 | DDR4-2400, 32 GB, E2, 260P, 1200 MHz, PC4-2400 SODIMM, industrial temperature | | Part Number | Memory (ECC) | Description | | 97030-0424-COM7 | DDR4-2400 SODIMM 4 GB ECC_COM7 | DDR4-2400, 4 GB, ECC, 260P, 1200 MHz, PC4-<br>2400 SODIMM | | 97030-0824-COM7 | DDR4-2400 SODIMM 8 GB ECC_COM7 | DDR4-2400, 8GB, ECC, 260P, 1200 MHz, PC4-2400 SODIMM | | 97030-1624-COM7 | DDR4-2400 SODIMM 16 GB<br>ECC_COM7 | DDR4-2400, 16 GB, ECC, 260P, 1200 MHz, PC4-<br>2400 SODIMM | | 97030-3224-COM7 | DDR4-2400 SODIMM 32 GB<br>ECC_COM7 | DDR4-2400, 32 GB, ECC, 260P, 1200 MHz, PC4-<br>2400 SODIMM | | 97031-0424-COM7 | DDR4-2400 SODIMM 4 GB ECC<br>E2_COM7 | DDR4-2400, 4 GB, ECC, E2, 260P, 1200 MHz, PC4-2400 SODIMM, industrial temperature | | 97031-0824-COM7 | DDR4-2400 SODIMM 8 GB ECC<br>E2_COM7 | DDR4-2400, 8 GB, ECC, E2, 260P, 1200 MHz, PC4-<br>2400 SODIMM, industrial temperature | | 97031-1624-COM7 | DDR4-2400 SODIMM 16 GB ECC<br>E2_COM7 | DDR4-2400, 16 GB, ECC, E2, 260P, 1200 MHz, PC4-2400 SODIMM, industrial temperature | | 97031-3224-COM7 | DDR4-2400 SODIMM 32 GB ECC<br>E2_COM7 | DDR4-2400, 32 GB, ECC, E2, 260P, 1200 MHz, PC4-2400 SODIMM, industrial temperature | ## 5/ Electrical Specification ## 5.1. Supply Voltage Table 16 provides information regarding the supply voltage specified at the COM Express® connector. Table 16: COM Express® Connector Electrical Specifications | | Commercial Grade | Industrial Grade | |---------|-----------------------------------------------------|------------------| | VCC | 8.5 V – 20 V | 12 V | | Standby | 5V DC +/- 5% (5 VSB is not mandatory for operation) | 5 V DC +/- 5% | | RTC | 2.8 V - 3.47 V | 2.8 V - 3.47 V | 5 V Standby voltage is not mandatory for operation. ## 5.2. Power Supply Rise Time - ► The input voltages should rise from <10% of nominal to within the regulation ranges within 0.1 ms to 20 ms. - There must be a smooth and continuous ramp of each DC input voltage from 10% to 90% of its final set-point following the ATX specification. ## 5.3. Supply Voltage Ripple Maximum 100 mV peak to peak 0 - 20 MHz. ### 5.4. Power Consumption The maximum Power Consumption of the different COMe-bBD7 variants is 35 W to 70 W (100% CPU load on all cores; 90°C CPU temperature). For Information on Detailed Power Consumption measurements in all states and benchmarks for CPU, Graphics and Memory performance, refer to the Application Note at EMD Customer Section. #### 5.5. ATX Mode By connecting an ATX power supply with VCC and 5VSB, PWR\_OK is set to low level and VCC is off. Press the Power Button to enable the ATX PSU setting PWR\_OK to high level and powering on VCC. The ATX PSU is controlled by the PS\_ON# signal which is generated by SUS\_S3# through inversion. VCC can be 8.5 V - 20 V in ATX Mode. On Computer-on-Modules supporting a wide range input down to 4.75 V the input voltage shall always be higher than 5 V Standby (VCC > 5VSB). Table 17: ATX Mode | State | PWRBTN# | PWR_OK | V5_StdBy | PS_ON# | VCC | |---------|--------------|------------|----------|------------|----------| | G3 | X | X | OV | Х | OV | | S5 | high | low | 5V | high | OV | | S5 → S0 | PWRBTN Event | low → high | 5V | high → low | O V→ VCC | | SO | high | high | 5V | low | VCC | ## 5.6. Single Supply Mode In single supply mode, without 5V standby the module will start automatically when VCC power is connected and Power Good input is open or at high level (internal PU to 3.3V). VCC can be $8.5\ V - 20\ V$ . To power on the module from S5 state press the power button or reconnect VCC. Suspend/Standby States are not supported in Single Supply Mode. Table 18: Single Supply Mode | State | PWRBTN# | PWR_OK | V5_StdBy | VCC | |---------|--------------|-------------|----------|----------------| | G3 | 0 | 0 | 0 | 0 | | G3 → S0 | high | open / high | OPEN | connecting VCC | | S5 | high | open / high | OPEN | VCC | | S5 → S0 | PWRBTN Event | open / high | OPEN | reconnect VCC | All ground pins have to be tied to the ground plane of the carrier board. ## NOTICE If any of the supply voltages drops below the allowed operating level longer than the specified hold-up time, all the supply voltages should be shut down and left OFF for a time long enough to allow the internal board voltages to discharge sufficiently. If the OFF time is not observed, parts of the board or attached peripherals may work incorrectly or even suffer a reduction of MTBF. The minimum OFF time depends on the implemented PSU model and other electrical factors and needs to be measured individually for each case. ### 6/ Power Control ## 6.1. Power Supply The COMe-bBD7 supports a power input from 8.5 V to 20 V in the commercial grade version, but 12 V in the industrial version. The supply voltage is applied through the VCC pins (VCC) of the module connector. Optionally, 5 V + /- 5% can be applied to the V\_5V\_STBY pins and allows support for wake-up suspend-to-disk and soft-off state when the VCC power is removed. Suspend-to-RAM (S3) is not supported by the Xeon D-1500 product family. ## 6.2. Power Button (PWRBTN#) The power button (Pin B12) is available through the module connector described in the pin-out list. To start the module using Power Button the PWRBTN# signal must be at least 50ms (50 ms $\leq$ t < 4 s, typical 400 ms) at low level (Power Button Event). Pressing the power button for at least 4 s will turn off power to the module (Power Button Override). ## 6.3. Power Good (PWR OK) The COMe-bBD7 provides an external input for a power-good signal (Pin B24). The implementation of this subsystem complies with the COM Express® Specification. PWR\_OK is internally pulled up to 3.3 V and must be high level to power on the module. This is typically driven by the ATX power supply PWR\_OK signal. The carrier needs to release the signal when ready. ## 6.4. Reset Button (SYS\_RESET# Signal) When the SYS\_RESET# pin is detected active, it allows the processor to perform a "graceful" reset, by waiting up to 25 ms for the SMBus to go idle before forcing a reset even though activity is still occurring. Once the reset is asserted, it remains asserted for 5 to 6 ms regardless of whether the SYS\_RESET# input remains asserted or not. For more information, refer to the Intel® Xeon® D-1500 Product Family Datasheet, Vol. 1. Modules with Intel® Chipset and active Management Engine (ME) do not allow to hold the module in Reset out of S0 for a long time. At about 10 seconds holding the reset button the ME will reboot the module automatically. ## 6.5. SM-Bus Alert (SMB\_ALERT#) With an external battery manager present and SMB\_ALERT# (Pin B15) connected the module always powers on even if BIOS switch "After Power Fail" is set to "Stay Off". # 7/ Environmental Specification # 7.1. Temperature Specification Kontron defines following temperature grades for Computer-on-Modules in general. Please see chapter 'Product Specification' for available temperature grades for the COMe-bBD7. Table 19: General Temperature Specification | Temperature Specification | Operating | Non-operating | |-------------------------------------|----------------|----------------| | Commercial grade | 0°C to +60°C | -30°C to +85°C | | Extended Temperature (E1) | -25°C to +75°C | -30°C to +85°C | | Industrial grade by Screening (E2S) | -40°C to +85°C | -40°C to +85°C | | Industrial grade by Design (E2) | -40°C to +85°C | -40°C to +85°C | # 7.2. Operating with Kontron heatspreader plate assembly The operating temperature defines two requirements: - b the maximum ambient temperature with ambient being the air surrounding the module, - the maximum measurable temperature on any spot on the heatspreader's surface. Table 20: Test Specification | Temperature Grade | Validation requirements | |-------------------------------------|-----------------------------------------------------------------------------------------------------| | Commercial grade | at 60°C HSP temperature the CPU @ 100% load needs to run at nominal frequency | | Extended Temperature (E1) | at 75°C HSP temperature the CPU @ 75% load is allowed to start speedstepping for thermal protection | | Industrial grade by Screening (E2S) | at 85°C HSP temperature the CPU @ 50% load is allowed to start throttling for thermal protection | | Industrial grade by Design (E2) | at 85°C HSP temperature the CPU @ 50% load is allowed to start throttling for thermal protection | ## 7.3. Operating without Kontron heatspreader plate assembly The operating temperature is the maximum measurable temperature on any spot on the module's surface. ▶ Humidity: Relative Humidity at 40°C is 93%, non-condensing (according to IEC 60068-2-78). #### 7.4. Standards and Certifications RoHS II: The COMe-bBD7 is compliant to the directive 2011/65/EU on the Restriction of the use of certain Hazardous Substances (RoHS II) in electrical and electronic equipment. Figure 4: RoHS Component Recognition UL 60950-1 The COM Express® basic form factor Computer-on-Modules are Recognized by Underwriters Laboratories Inc. Representative samples of this component have been evaluated by UL and meet applicable UL requirements. #### CE #### CE according to - EN62368-1:2014 + AC:2015 - EN610000-6-3:2005 + Cor:2005 - CISPR 22: Edition 6.0 2008-09 - CISPR 32: 2015 - EN55022:2010+AC:2011 - N55024:2010 #### **UL Listings:** - NWG02.F304278 - NWGQ8.E304278 Figure 5: Component Recognition UL #### WEEE Directive WEEE Directive 2002/96/EC is not applicable for Computer-on-Modules. #### Conformal Coating Conformal Coating is available for Kontron Computer-on-Modules and for validated SO-DIMM memory modules. Please contact your local sales or support for further details. #### Shock & Vibration The COM Express® basic form factor Computer-on-Modules successfully passed shock and vibration tests according to: - IEC/EN 60068-2-6 (Non operating Vibration, sinusoidal, 10 Hz to 2000 Hz, +/-0.15 mm, 2 g) - ▶ IEC/EN 60068-2-27 (Non operating Shock Test, half-sinusoidal, 11 ms, 15 g) #### **EMC** Validated in Kontron reference housing for EMC the COMe-bBD7 follows the requirements for electromagnetic compatibility standards: - ► EN55022 - N55024 - 2004/108/EC - FCC Part 15 #### **MTBF** The following MTBF (Mean Time Before Failure) values were calculated using a combination of manufacturer's test data, if the data was available, and the Telcordia (Bellcore) issue 2 calculation for the remaining parts. The Telcordia calculation used is "Method 1 Case 3" in a ground benign, controlled environment (GB,GC). This particular method takes into account varying temperature and stress data and the system is assumed to have not been burned in. or 62 years Figure 6 shows MTBF de-rating for the E1 temperature range in an office or telecommunications environment. Other environmental stresses (such as extreme altitude, vibration, salt water exposure) lower MTBF values. System MTBF (hours) = 548 007 h @ 40°C or 62 years Figure 6: MTBF Temperature De-rating for Product 68005-0000-59-9 COMe-bBD7R E2 with D-1559 Processor The above estimates assume no fan, but a passive heat sinking arrangement. Estimated RTC battery life (as opposed to battery failures) is not accounted for in the above figure and needs to be considered for separately. Battery life depends on both temperature and operating conditions. When the Kontron unit has external power; the only battery drain is from leakage paths. # 8/ Mechanical Specification ## 8.1. Dimensions The dimensions of the module are 95.0 mm x 125.0 mm. Figure 7: Module Dimensions CAD drawings are available at EMD Customer Section. #### 8.1.1. Height The height of the module depends on the height of the implemented cooling solution. The height of the cooling solution is not specified in the COM Express® specification. The COM Express® specification defines a module height of approximately 13 mm from module PCB bottom to heatspreader top, as shown in Figure 8: Module Height below. - Heatspreader - 2. Heatspreaader standoff(s) - 3. Module PCB - 4. Carrier Board PCB - 5. Connector standoff(s) 5 mm or 8 mm - 6. 13 mm +/- 0.65 mm ## 8.2. Thermal Management, Heatspreader and Cooling Solutions A heatspreader plate assembly is available from Kontron for the COMe-bBD7. The heatspreader plate on top of this assembly is NOT a heat sink. It works as a COM Express®-standard thermal interface to use with a heat sink or external cooling devices. External cooling must be provided to maintain the heatspreader plate at proper operating temperatures. Under worst case conditions, the cooling mechanism must maintain an ambient air and heatspreader plate temperature on any spot of the heatspreader's surface according the module specifications: - ► 60°C for commercial grade modules - > 75°C for extended temperature grade modules (E1) - ▶ 85°C for industrial temperature grade modules (E2/XT) You can use many thermal-management solutions with the heatspreader plates, including active and passive approaches. The optimum cooling solution varies, depending on the COM Express® application and environmental conditions. Active or passive cooling solutions provided from Kontron for the COMe-bBD7 are usually designed to cover the power and thermal dissipation for a commercial grade temperature range used in a housing with proper air flow. HOT Surface! Do NOT touch! Allow to cool before servicing. # 8.2.1. Heatspreader Dimensions The following figure shows the heatspreader's dimensions and location on the module. Figure 9: Heatspreader Location and Dimensions <sup>\*</sup>All dimensions shown in mm. #### 9/ Features and Interfaces #### 9.1. Rapid Shutdown (available for E2 versions) Kontron has implemented a rapid shutdown function. It works as follows: - 1. An active-high shutdown signal is asserted by the COM Express Eval Type 7 carrier board through pin C67 of the COM Express connector. The characteristics of the shutdown signal are as follows: - Amplitude 5.0V +/- 5% - ► Source impedance < = 50 ohms - Rise time ← 1 µs - Duration >= 20 μs The assertion of this signal causes all power regulators to be disabled and the internal power supply rails to be discharged by crowbar circuits. The shutdown circuitry provides internal energy storage that maintains crowbar activation for at least 2 mS following the de-assertion of the shutdown signal. The circuit also incorporates a weak input pulldown resistor so that the module will operate normally in systems where the rapid shutdown functionality is not used and pin C67 of the COM Express is left unconnected. - 2. Simultaneously with the leading edge of shutdown signal, the 12 V (main) input power to the module has to be removed and input power pins shall be externally clamped to ground though a crowbar circuit located on the COM Express carrier board. This external clamping circuit must maintain a maximum resistance of approximately 1 ohm and be activated for a minimum of 2 ms. - 3. Simultaneously with the leading edge of shutdown signal, the 5 V (standby) input power to the module shall be removed, if present. External clamping on these pins is not necessary (but recommended) because it is clamped through the module by the main 12 V rail. ## 9.2. Crowbar implementation details The crowbar circuits are designed to meet the following criteria on each rail. Upon assertion of the shutdown signal: - ▶ Voltage decay to 37 % of initial value (equivalent to one RC time constant) within 400 µs. - Voltage is below 1.5 V within 2 ms. It is expected that the carrier's crowbar on the 12 V and 5 V rails are design based on similar criteria. ## 9.3. Real Time Clock (RTC) The RTC keeps track of the current time accurately. The RTC's low power consumption enables the RTC to continue operation and keep time using a lower secondary source of power while the primary source of power is switched off or unavailable. The COMe-bBD7 supports typical RTC values of 3 V and less than 10 $\mu$ A. When powered by the mains power supply on-module regulators generate the RTC voltage, to reduce RTC current draw. The RTC's battery voltage range is 2.8 V to 3.47 V. It is not recommended to run a system without a RTC battery on the carrier board. Even if the RTC battery is not required to keep the actual time and date when main power is off, a missing RTC battery will cause other side effects such as longer boot times. Intel processor environments are generally designed to rely on RTC battery voltage. #### 9.4. SPI boot The COMe-bBD7 supports boot from an external SPI Flash. It can be configured by pin A34 (BIOS\_DISO#) and pin B88 (BIOS\_DIS1#) in following configuration: Table 21: SPI Boot Pin Configuration | Configuration | BIOS_DISO# | BIOS_DIS1# | Function | |---------------|------------|------------|---------------------| | 1 | open | open | Boot on module BIOS | | 2 | GND | open | Not supported | | 3 | open | GND | Boot on carrier SPI | | 4 | GND | GND | Boot on module SPI | By default, only the primary SPI Boot Device (chip select 0) is used in configuration 3 & 4. To access the secondary SPI device (chip select 1), the BIOS must be customized. Table 22: Supported SPI boot flash types for 8-SOIC package | Size | Manufacturer | Part Number | Device ID | |----------|--------------|--------------|-----------| | 128 Mbit | Macronix | MX25L12805D | 0xC22018 | | 128 Mbit | Micron | N25Q128 | 0x20BA18 | | 128 Mbit | Winbond | W25Q128JVSIG | 0xEF7018 | #### 9.5. Using an external SPI flash The Kflash utility is available on version 0.06. The "v" verify parameter of this command is not implemented yet, however a check on the size between the binary file and the SPI flash is performed before the writing and/or saving operation. First of all, you need to boot on the EFI Shell with an USB key containing the binary we want to flash the SPI with, plugged on the system. Depending on which SPI you would like to flash, you will need to use one jumper in particular (BIOS\_DIS1) located on the carrier Topanga Canyon Type 6 (J27). To flash the carrier or module Flash chip: - 1. Connect a SPI flash with the correct size (similar to BIOS ROM file size) to the module SPI interface. - 2. Open pin A34 (BIOS\_DISO#) and B88 (BIOS\_DIS1#) to boot from the module BIOS. - 3. Turn on the system and make sure your boot your USB is connected and boot on the EFI shell (you need to boot with a BIOS binary that supports kflash utility in order to use it so version should be ≥ SPI\_COMe\_bBD7\_0\_06.bin). - 4. Connect pin B88 (BIOS\_DIS1#) to ground to enable the external SPI flash. - 5. From the EFI shell, (see Figure 10) enter the name of the partition of your USB Key in this example: FSO:, then enter. Figure 10: Entering USB Key Partition Name ``` UEFI Interactive Shell v2.0 EDK II UEFI v2.40 (American Megatrends, 0x0005000B) Mapping table FSO: Alias(s):HD16a0a0b:;BLK1: PciRoot(0x0)/Pci(0x1D,0x0)/USB(0x0,0x0)/USB(0x0,0x0)/HD(1,MBR,0x84DF4C EE,0x3F,0x771FC1) BLKO: Alias(s): PciRoot(0x0)/Pci(0x1D,0x0)/USB(0x0,0x0)/USB(0x0,0x0) Press ESC in 1 seconds to skip startup.nsh or any other key to continue. Shell> FSO: FSO:\> ``` 6. If you want to see a help guide regarding "kflash" usage, enter: **kflash -h** Figure 11: Using kflash help option ``` FSO:\> kflash -h Kontron SPI flasher kflash -p filename kflash -s filename kflash -v filename kflash -ver kflash -h|-? -p : program flash image file -s : read flash and save content to a file -v : verify flash image file and check flash CRC -ver : display BIOS version of current flash -h|-? : display this help Program/Manage SPI flash on Kontron board. To save current BIOS flash content to file named image.bin: Shell> kflash -s image.bin To program file image.bin: Shell> kflash -p image.bin To display current BIOS version in SPI flash: Shell> kflash -ver FSO:\> ``` - 7. On your terminal, enter the following command: - kflash -p "binary\_name.bin" - The following is displayed (see Figure 12) Figure 12: Programming the Flash Image Drive ``` SO: \> kflash -p SPI COMe bBD6 0 06.bin Reading data from file 'SPI COMe bBD6 0 06.bin' Done. lash controller: "Intel(r) C224 Series Chipset Family Server Standard SKU" "Winbond W25Q128 series" lash chip: 0x01000000 lash size: 0x00001000 Sector size: Erasing flash... Done. OK 1 Writing data to flash... Done. Flash updated. Verifying flash... lash controller: "Intel(r) C224 Series Chipset Family Server Standard SKU" "Winbond W25Q128 series" Flash chip: 'lash size: 0x01000000 Sector size: 0x00001000 Reading data from flash... Done. Flashed image and given image are equal. NVRAM inconsistency detected. Reinitializing. FSO:\> ``` - 8. When process is finished, power cycle the whole system. - 9. Your system has now been updated. For more information, visit the EMD Customer Section. #### 9.6. External SPI flash on Modules with Intel® ME If booting from the external (baseboard mounted) SPI flash then exchanging the COM Express® module for another one of the same type will cause the Intel® Management Engine to fail during next start. This is by design of the ME because it bounds itself to the flashed device. To avoid this issue make sure to conduct a complete flash of the external SPI flash device after changing the COMexpress module for another one. If disconnecting and reconnecting the same module again this step is not necessary. #### 9.7. Triple Staged Watchdog Timer A watchdog timer (or computer operating properly (COP) timer) is a computer hardware or software timer that triggers a system reset or other corrective action if the main program, due to some fault condition, such as a hang, neglects to regularly service the watchdog (writing a "service pulse" to it, also referred to as "kicking the dog", "petting the dog", "feeding the watchdog" or "triggering the watchdog"). The intention is to bring the system back from the nonresponsive state into normal operation. The COMe-bBD7 offers a watchdog which works with three stages that can be programmed independently and used one by one. Table 23: Time-out Events | 0000b | No action | The stage is off and will be skipped. | |-------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0001b | Reset | A reset will restart the module and starts POST and operating system new. | | 0010b | NMI | A non-maskable interrupt (NMI) is a computer processor interrupt that cannot be ignored by standard interrupt masking techniques in the system. It is typically used to signal attention for non-recoverable hardware errors. | | 0011b | SMI | A system management interrupt (SMI) makes the processor entering the system management mode (SMM). As such, specific BIOS code handles the interrupt. The current BIOS handler for the watchdog SMI currently does nothing. For particular needs, contact Kontron customer support. | | 0100b | SCI | A system control interrupt (SCI) is a OS-visible interrupt to be handled by the OS using AML code | | 0101b | Delay -> No<br>action* | Might be necessary when an operating system must be started and the time for the first trigger pulse must extended. (Only available in the first stage). | | 1000b | WDT Only | This setting triggers the WDT Pin on baseboard connector (COM Express® Pin B27) only. | | 1001b | Reset + WDT | | | 1010b | NMI + WDT | | | 1011b | SMI + WDT | | | 1100b | SCI + WDT | | | 1101b | DELAY +<br>WDT -> No<br>action* | | <sup>\*</sup> After expiring the counter or triggering the stage action will be set to "No action". The purpose is to allow a one-time delay before starting the actual time. WDT signal (mode 1101b) asserted after stage timeout, not after stage triggering. #### 9.8. WDT Signal Pin B27 on COM Express® Connector offers a signal that can be asserted when a watchdog timer has not been triggered within time. It can be configured to any of the three stages. Reassertion of the signal is done automatically after reset. If deassertion during runtime is necessary, please ask your Kontron technical support for further help. ## 9.9. Speedstep Technology The Intel® processors offer the Intel® Enhanced SpeedStep™ technology that automatically switches between maximum performance mode and battery-optimized mode, depending on the needs of the application being run. It enables you to adapt high performance computing on your applications. When powered by a battery or running in idle mode, the processor drops to lower frequencies (by changing the CPU ratios) and voltage, conserving battery life while maintaining a high level of performance. The frequency is set back automatically to the high frequency, allowing you to customize performance. In order to use the Intel® Enhanced SpeedStep $^{\text{TM}}$ technology the operating system must support SpeedStep $^{\text{TM}}$ technology. By deactivating the SpeedStep feature in the BIOS, manual control/modification of CPU performance is possible. Setup the CPU Performance State in the BIOS Setup or use 3rd party software to control CPU Performance States. #### 9.10. C-States New generation platforms include power saving features like SuperLFM, EIST (P-States) or C-States in O/S idle mode. Activated C-States are able to dramatically decrease power consumption in idle mode by reducing the Core Voltage or switching of parts of the CPU Core, the Core Clocks or the CPU Cache. Table 24: Following C-States are defined | C-<br>State | Description | Function | |-------------|-----------------------|------------------------------------------------------------------| | СО | Operating | CPU fully turned on | | C1 | Halt State | Stops CPU main internal clocks through software | | C1E | Enhanced Halt | Similar to C1, additionally reduces CPU voltage | | C2 | Stop Grant | Stops CPU internal and external clocks through hardware | | C2E | Extended Stop Grant | Similar to C2, additionally reduces CPU voltage | | C3 | Deep Sleep | Stops all CPU internal and external clocks | | C3E | Extended Stop Grant | Similar to C3, additionally reduces CPU voltage | | C4 | Deeper Sleep | Reduces CPU voltage | | C4E | Enhanced Deeper Sleep | Reduces CPU voltage even more and turns off the memory cache | | C6 | Deep Power Down | Reduces the CPU internal voltage to any value, including OV | | C7 | Deep Power Down | Similar to C6, additionally LLC (LastLevelCache) is switched off | C-States are usually enabled by default for low power consumption, but active C-States may influence performance sensitive applications or real-time systems. - Active C6-State may influence data transfer on external Serial Ports - Active C7-State may cause lower CPU and Graphics performance It is recommended to disable C-States/Enhanced C-States in BIOS Setup if any problems occur. #### 9.11. Hyper-Threading Hyper-Threading (officially termed Hyper Threading Technology or HTT) is an Intel®-proprietary technology used to improve parallelization of computations performed on PCs. Hyper-Threading works by duplicating certain sections of the processor – those that store the architectural state but not duplicating the main execution resources. This allows a Hyper-Threading equipped processor to pretend to be two "logical" processors to the host operating system, allowing the operating system to schedule two threads or processes simultaneously. Hyper-Threading Technology always depends on the Operating System. ## 9.12. ACPI Suspend Modes and Resume Events The COMe-bBD7 supports the S-states SO, S4, and S5. The following events resume the system from S4: - Power Button - WakeOnLan The following events resume the system from S5: - Power Button - WakeOnLan - OS must support wake up by USB devices and baseboard must power the USB Port with StBy-Voltage. - Depending on the Used Ethernet MAC/Phy WakeOnLan must be enabled in BIOS setup and driver options. ## 9.13. Fan Connector (J7) Figure 13: 3-pin Fan Connector Table 25: 3-pin Fan Connector | Pin | Signal | Description | Туре | |-----|--------|----------------|-------| | 1 | TACHO | Rotation speed | I | | 2 | PWM | PWM output | O-5 V | | 3 | GND | Ground | PWR | # Table 26: Signal Description | Signal | Description | |--------|---------------------------------------------------------------------------------------------| | GND | Power Supply GND signal | | TACHO | Tacho input signal from the fan, for rotation speed supervision RPM (Rotations Per Minute). | | PWM | Output signal for FAN speed control. | # 10/ System Resources # 10.1. Interrupt Request (IRQ) Lines Table 27: List of Interrupt Requests | IRQ/Data<br>frame | Signal Sampled | # of clocks past start | Employed by | |-------------------|----------------|------------------------|-------------------| | 1 | IRQ0 | 2 | Reserved | | 2 | IRQ1 | 5 | Keyboard | | 3 | SMI# | 8 | H/W Monitor & SMI | | 4 | IRQ3 | 11 | UART B | | 5 | IRQ4 | 14 | UART A | | 6 | IRQ5 | 17 | - | | 7 | IRQ6 | 20 | FDC | | 8 | IRQ7 | 23 | LPT | | 9 | IRQ8 | 26 | - | | 10 | IRQ9 | 29 | - | | 11 | IRQ10 | 32 | - | | 12 | IRQ11 | 35 | - | | 13 | IRQ12 | 38 | Mouse | | 14 | IRQ13 | 41 | Reserved | | 15 | IRQ14 | 44 | - | | 16 | IRQ15 | 47 | - | | 17 | IOCHCK# | 50 | - | | 18 | INTA# | 53 | - | | 19 | INTB# | 56 | - | | 20 | INTC# | 59 | - | | 21 | INTD# | 62 | - | | 32:22 | Unassigned | 95 | - | #### 10.2. Memory Area The first 640 kB of DRAM are used as main memory. Using DOS, you can address 1 MB of memory directly. Memory area above 1 MB (high memory, extended memory) is accessed under DOS by special drivers such as HIMEM.SYS and EMM386.EXE, which are part of the operating system. Please refer to the operating system documentation or special textbooks for information about HIMEM.SYS and EMM386.EXE. Other operating systems (Linux or Windows versions) allow you to address the full memory area directly. Table 28: Designated Memory Locations | Upper Memory | Used for | Available | Comment | |---------------------|----------------------|-----------|---------| | COOOOh-CFFFFh | Video ROM | No | - | | E0000h-FFFFFh | System ROM | No | - | | 90000000h-FBFFBFFFh | PCIe Config<br>Space | No | - | | FBFFC000h-FBFFCFFFh | dmar0 | No | - | | FECOOOOOh-FECOO3FFh | IOAPIC O | No | - | | FEC01000h-FEC013FFh | IOAPIC 1 | No | - | | FED00000h-FED003FFh | HPET 0 | No | - | | FF000000h-FFFFFFFh | BIOS Flash | No | - | # 10.3. I/O Address Map The I/O-port addresses of the bBD7 are functionally identical to a standard PC/AT. All addresses not mentioned in this table should be available. We recommend that you do not use I/O addresses below 0100h with additional hardware for compatibility reasons, even if available. Table 29: Designated I/O Port Addresses | I/O Address | Used for | Available | Comment | |-------------|----------------------|-----------|-----------------------------| | 0000-001F | DMA Controller | No | Fixed | | 0020-002D | Interrupt Controller | No | Fixed | | 0002E-002F | Onboard UART | No | Fixed | | 0030-003D | Interrupt Controller | No | Fixed | | 0040-0042 | Timer/Counter | No | Fixed | | 004E-004F | Winbond 83627DHG | No | When SIO present on carrier | | 0050-0052 | Timer/Counter | No | Fixed | | 0060-0064 | Keyboard Controller | No | Fixed | | 0071-0077 | RTC Controller | No | Fixed | | I/O Address | Used for | Available | Comment | |-------------|-----------------------------------|-----------|-----------------------------| | 0000-001F | DMA Controller | No | Fixed | | 0080 | BIOS Post Code | No | Fixed | | 0081-0091 | DMA Controller | No | Fixed | | 0092 | Reset Generator | No | Fixed | | 0093-009F | DMA Controller | No | Fixed | | 00A0-00BD | Interrupt Controller | No | Fixed | | 00C0-00D1 | DMA Controller | No | Fixed | | OODE-OODF | DMA Controller | No | Fixed | | 00F0 | FERR# / Interrupt<br>Controller | No | Fixed | | 0240-0247 | Winbond 83627DHG<br>Serial Port 1 | No | When SIO present on carrier | | 0248-024F | Winbond 83627DHG<br>Serial Port 2 | No | When SIO present on carrier | | 04D0-04D1 | Interrupt Controller | No | Fixed | | OA80-OAFF | FPGA | No | Fixed | | OCF9 | Reset Generator | No | Fixed | Other I/O addresses are dynamically allocated for PCI devices and not listed here. Refer to your OS documentation on how to determine I/O addresses usage. ## 10.4. I2C Bus Table 30: I2C Bus Port Addresses | 8-bit Address | 7-bit<br>Address | Device | I2C Bus | |---------------|------------------|--------------------------|---------| | | | Embedded Controller FPGA | I2C_EXT | | AO | 50 | COMe Module EEPROM | I2C_EXT | | 58 | 2C | 5ECO Circuit | I2C_EXT | | var. | var. | COMexpress connector | I2C_EXT | | (AE) | (57) | (carrier EEPROM) | I2C_EXT | # 10.5. System Management (SM) Bus The 8-bit SMBus addresses uses the LSB (Bit 0) for the direction. Bit0 = 0 defines the write address, Bit0 = 1 defines the read address for the device. The 8-bit addresses listed below shows the write address for all devices. 7-bit SMBus addresses shows the device address without Bit0. Table 31: Designated I/O Port Addresses | 8-bit<br>Address | 7-bit<br>Address | Device | Comment | SMBus | |------------------|------------------|----------------------------------|------------------------------------------|-------| | 58h | 0x2C | HWM NCT7802Y<br>(non ECC Design) | Do not use under<br>any<br>circumstances | SMB | A JIDA Bus No. like in former Modules cannot be provided because the EAPI driver implementation enumerates the I2C busses dynamically. Please follow the initialization process as provided in the EAPI specification. ## 11/COMe Connector Pin-out List Figure 14: COMe Connector with 220 pins This table lists the pins and signals according to the PICMG specification COM.0 Rev 3.0 Type 7 standard. Figure 15: COMe Connector Pinout ## NOTICE To protect external power lines of peripheral devices, make sure that: the wires have the right diameter to withstand the maximum available current the enclosure of the peripheral device fulfills the fire-protection requirements of IEC/EN60950. Table 32: Pin-out List | Pin | Row A | Row B | Row C | Row D | |-----|--------------------|--------------------------|------------|------------| | 1 | GND(FIXED) | GND(FIXED) | GND(FIXED) | GND(FIXED) | | 2 | GBEO_MDI3- | GBEO_ACT# | GND | GND | | 3 | GBEO_MDI3+ | LPC_FRAME#/ESP<br>I_CSO# | USB_SSRX0- | USB_SSTX0- | | 4 | GBEO_LINK100# | LPC_ADO/ESPI_IO<br>_0 | USB_SSRX0+ | USB_SSTX0+ | | 5 | GBEO_LINK1000<br># | LPC_AD1/ESPI_IO_<br>1 | GND | GND | | Pin | Row A | Row B | Row C | Row D | |-----|-------------|----------------------------|----------------------|-----------------------| | 6 | GBEO_MDI2- | LPC_AD2/ESPI_IO<br>_2 | USB_SSRX1- | USB_SSTX1- | | 7 | GBEO_MDI2+ | LPC_AD3/ESPI_IO _3 | USB_SSRX1+ | USB_SSTX1+ | | 8 | GBEO_LINK# | LPC_DRQO#/ESPI<br>_ALERTO# | GND | GND | | 9 | GBEO_MDI1- | LPC_DRQ1#/ESPI_<br>ALERT1# | USB_SSRX2- | USB_SSTX2- | | 10 | GBEO_MDI1+ | LPC_CLK/ESPI_CK | USB_SSRX2+ | USB_SSTX2+ | | 11 | GND(FIXED) | GND(FIXED) | GND(FIXED) | GND(FIXED) | | 12 | GBEO_MDIO- | PWRBTN# | USB_SSRX3- | USB_SSTX3- | | 13 | GBEO_MDIO+ | SMB_CK | USB_SSRX3+ | USB_SSTX3+ | | 14 | GBEO_CTREF | SMB_DAT | GND | GND | | 15 | SUS_S3# | SMB_ALERT# | 10G_PHY_MDC<br>_SCL3 | 10G_PHY_MDI<br>O_SDA3 | | 16 | SATAO_TX+ | SATA1_TX+ | 10G_PHY_MDC<br>_SCL2 | 10G_PHY_MDI<br>0_SDA2 | | 17 | SATAO_TX- | SATA1_TX- | 10G_SDP2 | 10G_SDP3 | | 18 | SUS_S4# | SUS_STAT#/ESPI_<br>RESET# | GND | GND | | 19 | SATAO_RX+ | SATA1_RX+ | PCIE_RX6+ | PCIE_TX6+ | | 20 | SATAO_RX- | SATA1_RX- | PCIE_RX6- | PCIE_TX6- | | 21 | GND(FIXED) | GND(FIXED) | GND(FIXED) | GND(FIXED) | | 22 | PCIE_TX15+ | PCIE_RX15+ | PCIE_RX7+ | PCIE_TX7+ | | 23 | PCIE_TX15- | PCIE_RX15- | PCIE_RX7- | PCIE_TX7- | | 24 | SUS_S5# | PWR_OK | 10G_INT2 | 10G_INT3 | | 25 | PCIE_TX14+ | PCIE_RX14+ | GND | GND | | 26 | PCIE_TX14- | PCIE_RX14- | 10G_KR_RX3+ | 10G_KR_TX3+ | | 27 | BATLOW# | WDT | 10G_KR_RX3- | 10G_KR_TX3- | | 28 | (S)ATA_ACT# | RSVD | GND | GND | | 29 | RSVD | RSVD | 10G_KR_RX2+ | 10G_KR_TX2+ | | 30 | RSVD | RSVD | 10G_KR_RX2- | 10G_KR_TX2- | | Pin | Row A | Row B | Row C | Row D | |-----|--------------------------|---------------------|----------------------|-----------------------| | 31 | GND(FIXED) | GND(FIXED) | GND(FIXED) | GND(FIXED) | | 32 | RSVD | SPKR | 10G_SFP_SDA3 | 10G_SFP_SCL3 | | 33 | RSVD | I2C_CK | 10G_SFP_SDA2 | 10G_SFP_SCL2 | | 34 | BIOS_DISO#/ESP<br>I_SAFS | I2C_DAT | 10G_PHY_RST<br>_23 | 10G_PHY_CAP<br>_23 | | 35 | THRMTRIP# | THRM# | 10G_PHY_RST<br>_01 | 10G_PHY_CAP<br>_01 | | 36 | PCIE_TX13+ | PCIE_RX13+ | 10G_LED_SDA | RSVD | | 37 | PCIE_TX13- | PCIE_RX13- | 10G_LED_SCL | RSVD | | 38 | GND | GND | 10G_SFP_SDA1 | 10G_SFP_SCL1 | | 39 | PCIE_TX12+ | PCIE_RX12+ | 10G_SFP_SDA0 | 10G_SFP_SCL0 | | 40 | PCIE_TX12- | PCIE_RX12- | 10G_SDP0 | 10G_SDP1 | | 41 | GND(FIXED) | GND(FIXED) | GND(FIXED) | GND(FIXED) | | 42 | USB2- | USB3- | 10G_KR_RX1+ | 10G_KR_TX1+ | | 43 | USB2+ | USB3+ | 10G_KR_RX1- | 10G_KR_TX1- | | 44 | USB_2_3_0C# | USB_0_1_0C# | GND | GND | | 45 | USB0- | USB1- | 10G_PHY_MDC<br>_SCL1 | 10G_PHY_MDI<br>O_SDA1 | | 46 | USB0+ | USB1+ | 10G_PHY_MDC<br>_SCL0 | 10G_PHY_MDI<br>O_SDA0 | | 47 | VCC_RTC | ESPI_EN# | 10G_INT0 | 10G_INT1 | | 48 | RSVD | USBO_HOST_PRS<br>NT | GND | GND | | 49 | GBEO_SDP | SYS_RESET# | 10G_KR_RX0+ | 10G_KR_TX0+ | | 50 | LPC_SERIRQ/ES<br>PI_CS1# | CB_RESET# | 10G_KR_RX0- | 10G_KR_TX0- | | 51 | GND(FIXED) | GND(FIXED) | GND(FIXED) | GND(FIXED) | | 52 | PCIE_TX5+ | PCIE_RX5+ | PCIE_RX16+ | PCIE_TX16+ | | 53 | PCIE_TX5- | PCIE_RX5- | PCIE_RX16- | PCIE_TX16- | | 54 | GPI0 | GPO1 | TYPEO# | RSVD | | 55 | PCIE_TX4+ | PCIE_RX4+ | PCIE_RX17+ | PCIE_TX17+ | | 56 | PCIE_TX4- | PCIE_RX4- | PCIE_RX17- | PCIE_TX17- | | Pin | Row A | Row B | Row C | Row D | |-----|------------|------------|--------------------|------------| | 57 | GND | GPO2 | TYPE1# | TYPE2# | | 58 | PCIE_TX3+ | PCIE_RX3+ | PCIE_RX18+ | PCIE_TX18+ | | 59 | PCIE_TX3- | PCIE_RX3- | PCIE_RX18- | PCIE_TX18- | | 60 | GND(FIXED) | GND(FIXED) | GND(FIXED) | GND(FIXED) | | 61 | PCIE_TX2+ | PCIE_RX2+ | PCIE_RX19+ | PCIE_TX19+ | | 62 | PCIE_TX2- | PCIE_RX2- | PCIE_RX19- | PCIE_TX19- | | 63 | GPI1 | GPO3 | RSVD | RSVD | | 64 | PCIE_TX1+ | PCIE_RX1+ | RSVD | RSVD | | 65 | PCIE_TX1- | PCIE_RX1- | PCIE_RX20+ | PCIE_TX20+ | | 66 | GND | WAKEO# | PCIE_RX20- | PCIE_TX20- | | 67 | GPI2 | WAKE1# | RAPID_SHUTD<br>OWN | GND | | 68 | PCIE_TX0+ | PCIE_RXO+ | PCIE_RX21+ | PCIE_TX21+ | | 69 | PCIE_TXO- | PCIE_RXO- | PCIE_RX21- | PCIE_TX21- | | 70 | GND(FIXED) | GND(FIXED) | GND(FIXED) | GND(FIXED) | | 71 | PCIE_TX8+ | PCIE_RX8+ | PCIE_RX22+ | PCIE_TX22+ | | 72 | PCIE_TX8- | PCIE_RX8- | PCIE_RX22- | PCIE_TX22- | | 73 | GND | GND | GND | GND | | 74 | PCIE_TX9+ | PCIE_RX9+ | PCIE_RX23+ | PCIE_TX23+ | | 75 | PCIE_TX9- | PCIE_RX9- | PCIE_RX23- | PCIE_TX23- | | 76 | GND | GND | GND | GND | | 77 | PCIE_TX10+ | PCIE_RX10+ | RSVD | RSVD | | 78 | PCIE_TX10- | PCIE_RX10- | PCIE_RX24+ | PCIE_TX24+ | | 79 | GND | GND | PCIE_RX24- | PCIE_TX24- | | 80 | GND(FIXED) | GND(FIXED) | GND(FIXED) | GND(FIXED) | | 81 | PCIE_TX11+ | PCIE_RX11+ | PCIE_RX25+ | PCIE_TX25+ | | 82 | PCIE_TX11- | PCIE_RX11- | PCIE_RX25- | PCIE_TX25- | | 83 | GND | GND | RSVD | RSVD | | 84 | NCSI_TX_EN | VCC_5V_SBY | GND | GND | | Pin | Row A | Row B | Row C | Row D | |-----|--------------|--------------|------------|------------| | 85 | GPI3 | VCC_5V_SBY | PCIE_RX26+ | PCIE_TX26+ | | 86 | RSVD | VCC_5V_SBY | PCIE_RX26- | PCIE_TX26- | | 87 | RSVD | VCC_5V_SBY | GND | GND | | 88 | PCIE_CK_REF+ | BIOS_DIS1# | PCIE_RX27+ | PCIE_TX27+ | | 89 | PCIE_CK_REF- | NCSI_RX_ER | PCIE_RX27- | PCIE_TX27- | | 90 | GND(FIXED) | GND(FIXED) | GND(FIXED) | GND(FIXED) | | 91 | SPI_POWER | NCSI_CLK_IN | PCIE_RX28+ | PCIE_TX28+ | | 92 | SPI_MISO | NCSI_RXD1 | PCIE_RX28- | PCIE_TX28- | | 93 | GPO0 | NCSI_RXD0 | GND | GND | | 94 | SPI_CLK | NCSI_CRS_DV | PCIE_RX29+ | PCIE_TX29+ | | 95 | SPI_MOSI | NCSI_TXD1 | PCIE_RX29- | PCIE_TX29- | | 96 | TPM_PP | NCSI_TXD0 | GND | GND | | 97 | TYPE10# | SPI_CS# | RSVD | RSVD | | 98 | SERO_TX | NCSI_ARB_IN | PCIE_RX30+ | PCIE_TX30+ | | 99 | SERO_RX | NCSI_ARB_OUT | PCIE_RX30- | PCIE_TX30- | | 100 | GND(FIXED) | GND(FIXED) | GND(FIXED) | GND(FIXED) | | 101 | SER1_TX | FAN_PWMOUT | PCIE_RX31+ | PCIE_TX31+ | | 102 | SER1_RX | FAN_TACHIN | PCIE_RX31- | PCIE_TX31- | | 103 | LID# | SLEEP# | GND | GND | | 104 | VCC_12V | VCC_12V | VCC_12V | VCC_12V | | 105 | VCC_12V | VCC_12V | VCC_12V | VCC_12V | | 106 | VCC_12V | VCC_12V | VCC_12V | VCC_12V | | 107 | VCC_12V | VCC_12V | VCC_12V | VCC_12V | | 108 | VCC_12V | VCC_12V | VCC_12V | VCC_12V | | 109 | VCC_12V | VCC_12V | VCC_12V | VCC_12V | | 110 | GND(FIXED) | GND(FIXED) | GND(FIXED) | GND(FIXED) | ## 12/ uFFI BIOS #### 12.1. Starting the uEFI BIOS The COMe-bBD7 uses a Kontron-customized, pre-installed and configured version AMI EFI BIOS Aptio ® V based on the Unified Extensible Firmware Interface (uEFI) specification and the Intel® Platform Innovation Framework for EFI. This uEFI BIOS provides a variety of new and enhanced functions specifically tailored to the hardware features of the COMe-bDV7. The BIOS version covered in this document might not be the latest version. The latest version might have certain differences to the BIOS options and features described in this chapter. Register for the EMD Customer Section to access BIOS downloads and the Product Change Notification (PCN) service. The uEFI BIOS comes with a Setup program that provides quick and easy access to the individual function settings for control or modification of the uEFI BIOS configuration. The Setup program allows for access to various menus that provide functions or access to sub-menus with further specific functions of their own. To start the uEFI BIOS Setup program, follow the steps below: 1. Power on the board. Wait until the first characters appear on the screen (POST messages or splash screen). Press the <DEL> key. If the uEFI BIOS is password-protected, a request for password will appear. Enter either the User Password or the Supervisor Password (see Security Setup Menu), press <RETURN>, and proceed with step 5. A Setup menu appears. The COMe-bBD7 uEFI BIOS Setup program uses a hot key navigation system. The hot key legend bar is located at the bottom of the Setup screens. The following table provides a list of navigation hot keys available in the legend bar. Table 33: Navigation Hot Keys Available in the Legend Bar | Sub-screen | Description | | | |-------------------|-------------------------------------------------------------------------------------------------------|--|--| | <f1></f1> | <f1> key invokes the General Help window</f1> | | | | <-> | <minus> key selects the next lower value within a field</minus> | | | | <+> | <plus> key selects the next higher value within a field</plus> | | | | <f2></f2> | <f2> key loads previous values</f2> | | | | <f3></f3> | <f3> key loads optimized defaults</f3> | | | | <f4></f4> | <f4> key Saves and Exits</f4> | | | | <→> Or <←> | <left right=""> arrows selects major Setup menus on menu bar, for example, Main or Advanced</left> | | | | < ↑ > Or < ↓ > | <up down=""> arrows select fields in the current menu, for example, Setup function or sub-screen</up> | | | | <esc></esc> | <esc> key exits a major Setup menu and enters the Exit Setup menu</esc> | | | | | Pressing the <esc> key in a sub-menu displays the next higher menu level</esc> | | | | <return></return> | <return> key executes a command or selects a submenu</return> | | | #### 12.2. Setup Menus The Setup utility features a selection bar at the top of the screen that lists the menus. Figure 16: Setup Menu Selection Bar Aptio Setup Utility – Copyright (C) 2017 American Megatrends, Inc. Main Advanced IntelRCSetup Security Boot Event Logs Save & Exit The Setup menus available for the COMe-bBD7 are: - Main - Advanced - IntelRCSetup - Security - Boot - Event Logs - Save & Exit The currently active menu and the currently active uEFI BIOS Setup item are highlighted in white. Use the left and right arrow keys to select the Setup menus. Each Setup menu provides two main frames. The left frame displays all available functions. Configurable functions are displayed in blue. Functions displayed in grey provide information about the status or the operational configuration. The right frame displays a Help window providing an explanation of the respective function. #### 12.3. Main Menu On entering the uEFI BIOS, the Setup program displays the Main Setup menu that lists basic system information. Figure 17: Main Setup Menu The following table shows Main sub-screens and functions, and describes the content. Default settings are in **bold**. Some function contain additional information Table 34: Main Setup Menu Sub-screens | Sub-Screen | Description | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BIOS | Read only field | | Information> | BIOS Vendor, Cor Version, Compliancy, project Version, Build Date and Time, Access Level | | Memory | Read only field | | Information> | Total memory | | System | Selects system default language | | Language> | [English] | | Platform | Read only field | | Information> | Product Name, revision, Serial #, MAC Address, Boot Counter, FPD Rev | | | Additional information for MAC Address | | | The MAC address entry is the value used by the Ethernet controller and may contain the entry' Inactive' - Ethernet chip is inactive. To activate the Ethernet chip set the following: | | | Advanced > Network Stack Configuration > Network Stack > Enable | | | 88:88:88:87:88 is a special pattern that will be filled in by the Ethernet firmware if there is no valid entry in the firmware block of the BIOS SPI (i.e. the MAC address has been overwritten during the last attempt to flash the system). For more information, see Chapter 12:10 Firmware Update. | | System Date> | Displays the system date | | | [Week Day mm/dd/yyyy] | | System Time> | Displays the system time | | | [hh:mm:ss] | #### 12.4. Advanced Setup Menu The Advanced Setup menu provides sub-screens and second level sub-screens with functions, for advanced configuration and Kontron specific configurations. Setting items on this screen to incorrect values may cause system $\mbox{malfunctions}\,.$ Figure 18: Advanced Setup Menu The following table provides an over view of the Advanced menu sub-screens and functions listed below and describes the content. Default settings are in **bold**. Some function contain additional information Table 35: Advanced Setup menu Sub-screens and Functions | Sub-Screen | Second Level<br>Sub-screen | Further Sub-Screens/Description | | | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--| | iSCSI> | iSCSI Initiator<br>Name> | Enter the worldwide unique name of iSCSI initiator. Only IQN format is accepted with a range from 4 to 223. | | | | Intel® Ethernet | NIC | Configure the Netw | vork device port | | | Connection | Configuration> | Link Speed> | Auto Negotiated | | | | | Wake On LAN> | N/A | | | | Blink LED | | Identify the physical Network port by blinking the associated LED | | | | The state of s | er PBA, Device Name, Chip Type, PCI Device ID, PCI Address, Link<br>ess, Virtual MAC Address | | | | Second Level<br>Sub-screen | Further Sub-Screens/Description | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NIC | Configure the Network device port | | | | Configuration> | Link Speed> Auto Negotiated | | | | | Wake On LAN> N/A | | | | Blink LED> | Identify the physical Network port by blinking the associated LED | | | | | er PBA, Device Name, Chip Type, PCI Device ID, PCI Address, Link<br>ss, Virtual MAC Address | | | | Trusted Security device Enables or disables BIOS support for sec System will not show security device. The INT1A interface are not available. [Enabled, Disabled] | | | | | Active PCR<br>Banks> | Read only field [SHA-1] | | | | Available PCR<br>Banks> | Read only field [SHA-1, SHA256] | | | | SHA-1 PCR<br>Bank> | SHA-1 PCR Bank [Enable/Disable] | | | | SHA256 PCR<br>Bank> | SHA256 PCR Bank<br>[Enable/ <b>Disable</b> ] | | | | Pending<br>Operation> | Schedules an operation for Security Device Note: Computer reboots on restart in order to change the state of the security device. [None, TPM Clear] Platform Hierarchy [Enabled, Disabled] | | | | Platform<br>Hierarchy> | | | | | Storage<br>Hierarchy> | Storage Hierarchy [Enabled, Disabled] | | | | Endorsement<br>Hierarchy> | Endorsement Hierarchy [Enabled, Disabled] | | | | TPM2.0 UEFI<br>Spec Version> | Selects TCG2 Spec Version support: TCG_1_2 -compatible mode for Win8/Win10 and TCG_2: supports TCG2 protocol and event format for Win10 or later. [TCG_1_2, TCG_2] | | | | Physical<br>Presence Spec<br>Version> | Select to tell OS to support either PPI Spec 1.2 or 1.3<br>Note: Some HCK tests might not support 1.3.<br>[1.2, 1.3] | | | | TPM 20<br>InterfaceType> | Read only field [TIS] | | | | Device Select> | BIOS support for security devices. Auto supports both TPM 1.2 and TPM 2.0. TPM 1.2 supports TPM 1.2 devices only and TPM 2.0 supports TPM 2.0. devices only. [TPM 1.2, TPM 2.0, <b>Auto</b> ] | | | | Enable ACPI<br>Auto<br>Configuration> | Enables or disables ACPI auto configuration. If enabled, the system uses generic ACPI settings that may not fit the system best. [Enabled, <b>Disabled</b> ] | | | | | Sub-screen NIC Configuration> Blink LED> Read only field UEFI Driver, Adaptes status, MAC Address Security device Sup> Active PCR Banks> Available PCR Banks> SHA-1 PCR Bank> SHA256 PCR Bank> Pending Operation> Platform Hierarchy> Storage Hierarchy> Endorsement Hierarchy> TPM2.0 UEFI Spec Version> Physical Presence Spec Version> TPM 20 InterfaceType> Device Select> | | | | Sub-Screen | Second Level<br>Sub-screen | Further Sub-Scre | eens/Description | | |-------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--| | ACPI Settings><br>(continued) | Enable<br>Hibernation> | Enables or disables systems ability to hibernate (OS/S4 Sleep State) This option may not be effective with some operating systems. [Enabled, Disabled] | | | | | Lock Legacy<br>Resources> | Enables or disable<br>[Enabled, <b>Disable</b> | e lock of legacy resources<br>ed] | | | Miscellaneous> | Generic LPC<br>Decode Ranges> | Generic LPC<br>Decode<br>Ranges> | Enables or disables the generic LPC decode range [Enabled, <b>Disabled</b> ] | | | | Watchdog> | Auto Reload> | Enables automatic reload of watchdog timers on timeout [Enabled, <b>Disabled</b> ] | | | | | Global Lock> | Enable sets all Watchdog registers (except for WD_KICK) to read only, until board is reset. [Enabled, <b>Disabled</b> ] | | | | | Stage 1 Mode> | Selects action for this Watchdog stage [Disabled, Reset, NMI, SCI, Delay, WDT Signal only] | | | | I2C Speed> | Selects internal I2C bus speed between (1 kHz and 400 kHz) For a default system 200KHz is appropriate. | | | | | Reset Button<br>Behavior> | Selects reset button behavior [Chipset Reset, Power Cycle] | | | | | S5 Eco> | Reduces Supply current in softoff(S%) to less than 1 MA. If enabled, power button is the only wakeup source and 'save changes and reset' will power-down the system insread of PCH full. [Enabled, Disabled] Read only field Shows or hides Lid Switch Inside ACPI OS. [Disabled] Shows or hides Sleep Button inside ACPI OS. Default setting is disabled. [Enabled, Disabled] | | | | | LID Switch<br>Mode> | | | | | | Sleep Button<br>Mode> | | | | | | Manufacturing<br>Mode> | Read only field [Disabled] | | | | | TPM Enable> | Enables or disable [Enabled, Disable | les the Trusted Platform Module (TPM)<br>ed] | | | | PCI<br>ExpressCard 0> | Controls PCle port for ExpressCard support If not used, keep in the disabled state. [Port 1, Port 2, Port 3, Port 4, Port 5, Port 6, Port 7, Port 8, Disabled] | | | | | PCI<br>ExpressCard 1> | Controls PCIe port for ExpressCard support If not used, keep in the disabled state. [Port 1, Port 2, Port 3, Port 4, Port 5, Port 6, Port 7, Port 8, Disabled] | | | | H/W Monitor> | Read only field<br>Hardware Monitor | | | | | Sub-Screen | Second Level | Further Sub-Screens/Description | | | | |--------------|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | H/W Monitor> | Sub-screen | Dead salvitists | | | | | (continued) | CPU<br>Temperature> | Read only field Displays CPU temperature in °C | | | | | | PCH | Read only field | | | | | | Temperature> | Displays PCH temperature in °C | | | | | | Module | Read only field | | | | | | Temperature> | Displays module temperature in °C | | | | | | CPU Fan - | Set fan control mode. | | | | | | Fan Control> | 'Disable' will totally stop the fan. | | | | | | | <ul><li>a. Disable - stops fan.</li><li>b. Manual - manually sets the fan.</li></ul> | | | | | | | c. Auto – Hardware monitor controls cooling, similar to ACPI based 'Active Cooling', without producing a software load to the system. | | | | | | | [Disable, Manual, <b>Auto</b> ] | | | | | | CPU Fan –<br>Fan Pulse> | Displays number of pulses fan produces during 1 revolution. (Range: 1-4) [2] | | | | | | CPU Fan –<br>Fan Trip Point> | Displays temperature at which the fan accelerates. (Range: 20°C – 80°)<br>[50] | | | | | | CPU Fan - | Displays Fan speed at trip point in %. Minimum value is 30 %. | | | | | | Trip Point<br>Speed> | Fan always runs at 100 % at TJmax (-10°C).<br>[ <b>50</b> ] | | | | | | CPU Fan - Ref.<br>Temperature> | Determines temperature source used for automatic fan control [PCH Temperature, Module Temperature, CPU Temperature] | | | | | | External Fan- | Set fan control mode. | | | | | | Fan Control> | 'Disable' will totally stop the fan. | | | | | | | <ul><li>a. Disable - stops fan.</li><li>b. Manual - manually sets the fan.</li></ul> | | | | | | | <ul> <li>c. Auto – Hardware monitor controls cooling, similar to<br/>ACPI based 'Active Cooling', without producing a<br/>software load to the system.</li> </ul> | | | | | | | [Disable, Manual, <b>Auto</b> ] | | | | | | External Fan-<br>Fan Pulse> | Displays number of pulse fan produces during 1 revolution (Range: 1-4) [2] | | | | | | External Fan-<br>Fan Trip point> | Displays temperature at which fan accelerates. (Range: 20°C to 80°C) [50] | | | | | | External Fan- | Displays Fan speed at trip point in %. Minimum value is 30% | | | | | | Trip Point<br>Speed> | Fan always runs at 100% at TJmax (-10°C) [50] | | | | | | External Fan<br>Reference<br>Temperature> | Determines temperature source used for automatic fan control [PCH Temperature, Module Temperature, CPU Temperature] | | | | | | Additional informa | ition External Fan | | | | | | An external fan can be connected to baseboard. | | | | | | | The external fan control lines are routed via the COMe connector. | | | | | | Sub-Screen | Second Level<br>Sub-screen | Further Sub-Screens/Description | | | |----------------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | H/W Monitor><br>(continued) | 5.0 V Standby> | Read only field Displays standby voltage | | | | | Batt Volt. at<br>COMe Pin> | Read only field Displays battery voltage at COMe pin Read only field Displays wide range VCC | | | | | Widerange Vcc> | | | | | Serial Port<br>Console<br>Redirection> | COM1 Console<br>Redirection<br>Settings> | Console redirection via COMe module's COM1. If redirection is enabled then the port settings such as Terminal type, Bits per second, Data bits, Parity etc. can be adjusted here. Note: On-module COM ports do not support flow control. [Enabled, Disabled] | | | | | COM1 Console<br>Redirection<br>settings> | The settings specify how the host computer and the remote computer (which the user is using) will exchange data. Both computers should have the same or compatible settings. | | | | | | Terminal<br>Type> | Emulation: ANSI: Extended ASCII character set VT100: ASCII character set VT100+: Extend VT100 to support color, function keys etc. VT-UTF8: uses UTF8 encoding to map Unicode chars onto 1 or more bytes. [VT100, VT100+, VT-UTF8, ANSI] | | | | | Bits per<br>Second> | Selects the serial port transmission speed. The sped must be matched on the other side. Long or noisy lines may require lower speeds. [9600, 19200, 38400, 57600, 115200] | | | | | Data Bits> | Data Bits<br>[7, <b>8</b> ] | | | | | Parity> | A parity bit can be sent with the data bits to detect transmission errors. Even: parity bit is 0 if the num of 1's in the data bits is even. Odd: parity bit is 0 if the num of 1's in the data bits is odd. Mark: parity bit is always 1. Space: Parity bit is always 0. Mark and Space Parity do not allow error detection. [None, Even, Odd, Mark, Space] | | | | | Stop Bits> | Stop bits indicate the end of a serial data packet. (A start bit indicates the beginning). The standard setting is 1 stop bit. Communication with slow devices may require more than 1 stop bit. [1, 2] | | | | | Flow<br>Control> | Flow control can prevent data loss from buffer overflow. When sending data, if the receiving buffers are full, a 'stop' signal can be sent to stop the data flow. Once the buffers are empty, a 'start' signal can be sent to re-start the flow. | | | Sub-Screen | Second Level<br>Sub-screen | Further Sub-Screens/Description | | | | |----------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Serial Port<br>Console<br>Redirection> | COM1 Console<br>Redirection<br>settings><br>(continued) | | start/stop si | ow control uses two wires to send ignals. ware RTS/CTS] | | | (continued) | | VT-UTF8<br>Combo Key<br>Support | Enables VT-UTF8 combination key support for ANSI/VT100 terminals [Enabled, Disabled] | | | | | | Recorder<br>Mode> | If enabled, or<br>capture term<br>[Enabled, <b>Dis</b> | | | | | | Resolution<br>100x31> | Enables or d<br>resolution.<br>[Enabled, <b>Dis</b> | isables extended terminal sabled] | | | | | Legacy OS<br>Redirection<br>Resolution > | On legacy OS, the number of row and columns supported redirection [80x24, 80x25] | | | | | | Putty<br>Keypad> | | on key and key pad on putty.<br>JX, XTERMR6, SCO, ESCN, VT400] | | | | | Redirection<br>After BIOS<br>POST > | then Legacy<br>before bootin<br>Always Enab<br>Redirection i | specify if BootLoader is selected console redirection is disabled ng to Legacy OS. Default value is ble which means Legacy console s enabled for Legacy OS. able, Bootloader] | | | | COM2 Console<br>Redirection> | e Console redirection via COMe m If redirection is enabled then th | | the port settings such as Terminal s, Parity etc. can be adjusted here. | | | | COM2 Console The settings specify computer (which the | | ch the user is u | cify how the host computer and the remote<br>the user is using) will exchange data. Both<br>d have the same or compatible settings. | | | | | Terminal Type: | • | Emulation: ANSI: Extended ASCII character set VT100: ASCII character set VT100+: Extend VT100 to support color, function keys etc. VT-UTF8: uses UTF8 encoding to map Unicode chars onto 1 or more bytes. [VT100, VT100+, VT-UTF8, ANSI] | | | | | Bits per Second> | | Selects the serial port<br>transmission speed. The sped<br>must be matched on the other<br>side. Long or noisy lines may<br>require lower speeds.<br>[9600, 19200, 38400, 57600,<br>115200] | | | | | | | Data Bits | | | Sub-Screen | Second Level<br>Sub-screen | Further Sub-Screens/Description | | |-------------------------------------------|----------------------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Serial Port | COM2 Console | | [7, 8] | | Console Redirection settings> (continued) | settings> | Parity> | A parity bit can be sent with the data bits to detect transmission errors. Even: parity bit is 0 if the num of 1's in the data bits is even. Odd: parity bit is 0 if the num of 1's in the data bits is odd. Mark: parity bit is always 1. Space: Parity bit is always 0. Mark and Space Parity do not allow error detection. [None, Even, Odd, Mark, Space] | | | | Stop Bits> | Stop bits indicate the end of a serial data packet. (A start bit indicates the beginning). The standard setting is 1 stop bit. Communication with slow devices may require more than 1 stop bit. [1, 2] | | | | Flow Control> | Flow control can prevent data loss from buffer overflow. When sending data, if the receiving buffers are full, a 'stop' signal can be sent to stop the data flow. Once the buffers are empty, a 'start' signal can be sent to restart the flow. Hardware flow control uses two wires to send start/stop signals. [None, hardware RTS/CTS] | | | | VT-UTF8 Combo Key Sup> | Enables VT-UTF8 combination<br>key support for ANSI/VT100<br>terminals<br>[Enabled, Disabled] | | | | Recorder Mode> | If enabled, only text will be sent. This is to capture terminal data. [Enabled, Disabled] | | | | Resolution 100x31> | Enables or disables extended terminal resolution. [Enabled, Disabled] | | | | Legacy OS Redirecton<br>Resolution> | On legacy OS, the number of row<br>and columns supported<br>redirection<br>[80x24, 80x25] | | | | Putty Keypad> | Select function key and key pad<br>on putty.<br>[VT100, LINUX, XTERMR6, SCO,<br>ESCN, VT400] | | Sub-Screen | Second Level<br>Sub-screen | Further Sub-Screens/Description | | | |-------------------------------------------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Serial Port<br>Console<br>Redirection><br>(continued) | COM2 Console<br>Redirection<br>settings><br>(continued) | Redirection After BIOS<br>POST> | | The Settings specify if BootLoader is selected then Legacy console redirection is disabled before booting to Legacy OS. Default value is Always Enable which means Legacy console Redirection is enabled for Legacy OS. [Always Enable, Bootloader] | | | Legacy Console<br>Redirection<br>Settings> | Legacy Serial<br>Redirection<br>Port> | | COM port to display redirection of<br>S and legacy OPROM messages<br>OM2] | | | Serial Port for Out-of-Band Management/W indows Emergency Management Services (EMS) - Console Redirection> | crial Port for ut-of-Band anagement/W dows mergency anagement ervices (EMS) - onsole edirection> The settings specify how the host computer and the rem computer (which the user is using) will exchange data. Berial Port for ut-of-Band [Enabled, <b>Disabled</b> ] | | | | | Console<br>Redirection<br>Settings> | | | ısing) will exchange data. Both | | | | Out-of-Band<br>Mgmt Port> | Microsoft Windows Emergency Manageme<br>Services (EMS) allows for remote<br>management of a Windows Server OS<br>through a serial port.<br>[COM1, COM2] | | | | | Terminal Type> | VT-UTF8 is the preferred terminal type for out-of-band management. The next best choice is VT100+ and then VT100. See above in Console Redirection Settings page, for more Help with Terminal Type/Emulation. [VT100, VT100+, VT-UTF8, ANSI] | | | | | Bits per<br>second> | Selects serial port transmission speed. The speed must be matched on the other side. Long or noisy lines may require lower speed [9600, 19200, 57600, 115200] | | | | | Flow Control> | Flow control can prevent data loss from buffer overflow. When sending data, if the receiving buffers are full, a 'stop' signal can be sent to stop the data flow. Once the buffers are empty, a 'start' signal can be sent to re-start the flow. Hardware flow control uses two wires to send start/stop signals. [None, Hardware RTS/CTS, Software Xon/Xoff] | | | SIO<br>Configuration> | Read only field AMI SIO Driver Vers | | 1_ | | | | Serial Port 0> | Use This Device> | | the user to change the device's settings. New setting will be | | Sub-Screen | Second Level<br>Sub-screen | Further Sub-Screens/Description | | | |----------------------------|----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | | reflected on this setup page after system restart. [Enabled, Disabled] | | | | | Logical Device<br>Settings<br>Current> | Read only field IO=3F8h; IRQ=4 | | | | | Logical Device<br>Settings:<br>Possible> | Allows the user to change the device's resource settings. New settings are reflected on the Setup page after system restarts. [Use Automatic Settings, IO=3F8h; IRQ=4, IO=3F8h; IRQ=3,4,5,7,9,10,11,12, IO=2F8h; IRQ=3,4,5,7,9,10,11,12, IO=2E8h; IRQ=3,4,5,7,9,10,11,12, IO=2E8h; IRQ=3,4,5,7,9,10,11,12] | | | | Read Only field WARNING: Disabling SIO Logical Devices may have unwanted side effects. PROCEED WITH CAUTION. | | | | | | Serial Port 1> | Use This Device> | Enables the user to change the device's resource settings. New setting will be reflected on this setup page after system restart. [Enabled, Disabled] | | | | | Logical Device<br>Settings<br>Current> | Read only field IO=2F8h; IRQ=3 | | | | | Logical Device<br>Settings:<br>Possible> | Allows the user to change the device's resource settings. New settings are reflected on the Setup page after system restarts. | | | | | | [Use Automatic Settings,<br>IO=2F8h; IRQ=3,<br>IO=3F8h; IRQ=3,4,5,7,9,10,11,1,<br>IO=2F8h; IRQ=3,4,5,7,9,10,11,12,<br>IO=3E8h; IRQ=3,4,5,7,9,10,11,12,<br>IO=2E8h; IRQ=3,4,5,7,9,10,11,12] | | | | | <u> </u> | | | | PCI Subsystem<br>Settings> | Read only field PCI Bus Driver version | | | | | PCI Subsystem | PCI Latency<br>Timer> | Displays value to be programmed into the PCI latency timer register [32, 64, 96, 128, 160, 192, 224, 248] | | | | Settings><br>(continued) | PCI-X Latency<br>Timer> | Displays value to be programmed into the PCI latency timer register [32, <b>64</b> , 96, 128, 160, 192, 224, 248] | | | | Sub-Screen | Second Level<br>Sub-screen | Further Sub-Scree | ens/Description | | | |-------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | VGA Palette<br>Snoop> | Enables or disables<br>[Enabled, <b>Disablec</b> | s VGA palette register snooping<br><b>i]</b> | | | | | PERR#<br>Generation> | Enables or disables PCI device to generate PERR# [Enabled, <b>Disabled</b> ] | | | | | | SERR#<br>Generation> | Enables or disables PCI device to generate SERR# [Enabled, <b>Disabled</b> ] | | | | | | Above 4G<br>Decoding> | Enables or disables decoding in Address Space above '4G' for 64 bit capable devices. Note: Only if system supports 64 bit F decoding. [Enabled, <b>Disabled</b> ] | | | | | | SR-IOV Support> | | s single root IO virtualization support If the<br>/ capable PCIe devices.<br>I] | | | | | Don't Reset VC-<br>TC Map> | class mapping thro | virtual channels, software can reset traffic<br>ough virtual channels, to its default state.<br>n will not modify VC.<br>I] | | | | | PCI Express<br>Settings> | Relaxed<br>ordering> | Enables or disables PCI express device relaxed ordering [Enabled, <b>Disabled</b> ] | | | | | | Extended Tag> | If enabled the device is allowed to use 8-bit tag field as a requester. [Enabled, <b>Disabled</b> ] | | | | | | No Snoop> | Enables or disables PCI express device No Snoop option. [Enabled, Disabled] | | | | | | Maximum<br>Payload> | Sets maximum payload of PCI Express device or allows System BIOS to select the value automatically. [Auto, 128 Bytes, 256 Bytes, 512 bytes, 1024 bytes, 2048 Bytes, 4096 Bytes] | | | | | | Warning | , , , , , , , , , , , , , , , , , , , , | | | | | | | y cause some PCI-E devices to fail. | | | | | | Extended Synch> | Allows Extended synchronization patterns. [Enabled, <b>Disabled</b> ] | | | | | | Link Training<br>Retry> | Defines te number of retry attempts taken<br>by Software to retain the link if a previous<br>training attempt was unsuccessful<br>[Disables, 2, 3, <b>5</b> ] | | | | DOI Culperintere | | Link Training<br>Timeout> | Defines number of mssec the software waits before polling link training bit in Link status register. Range is from (10 µsec. to 10000 µsec). [1000] | | | | PCI Subsystem Settings> (continued) | PCI Express Settings> (continued) | Unpopulated<br>Links> | Setting disable link disables unpopulated PCI express links to save power [Keep Link On, Disable Link] | | | | | | Restore PCIE<br>Register> | On non-PCI Express aware 05'5 (pre<br>Windows Vista) some devices may not be | | | | Sub-Screen | Second Level<br>Sub-screen | Further Sub-Scree | ns/Description | |----------------------------|--------------------------------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | correctly initialized after S3. Enabling this restores the PCI express device configurations on S3 [Enabled, <b>Disabled</b> ] | | | PCI Express GEN<br>2 Settings> | Completion<br>Timeout> | Allows System software to modify the completion timeout value. Default range 50 µs to 50 ms. Available for device function that support Completion timeout programmability. [Default, Shorter, Longer, Disabled] | | | | ARI Forwarding> | If supported by hardware and set to 'Enabled', the Downstream Port disables its traditional Device Number field being 0 enforcement when turning a Type1 Configuration Request into a Type0 Configuration Request, permitting access to Extended Functions in an ARI Device immediately below the Port. Default value: Disabled [Enabled, <b>Disabled</b> ] | | | | Atomic Op<br>Requester<br>Enable> | If enabled and the function is supported by the hardware, AtomicOp requests are initiated only if bus master enable bit is set in the command register. [Enabled, <b>Disabled</b> ] | | | | AtomicOP Egress<br>Block> | If enabled and the function is supported by the hardware, outbound AtomicOp requests via Egress ports are blocked. [Enabled, <b>Disabled</b> ] | | | | IDO request<br>Enable> | If enabled and the function is supported by the hardware, the number of ID-based ordering (ID0) bit (attribute [2]) requests to be initiation is allowed to be set. [Enabled, <b>Disabled</b> ] | | | | IDO Completion<br>Enable> | If enabled and the function is supported by the hardware, the number of ID-based ordering (ID0) bit (attribute [2]) requests to be initiation is allowed to be set. [Enabled, <b>Disabled</b> ] | | | | LTR mechanism<br>Enable> | If enabled and the function is supported by the hardware, the latency tolerance reporting (LTR) mechanism is enabled. [Enabled, <b>Disabled</b> ] | | PCI Subsystem<br>Settings> | PCI Express GEN 2 Settings> | End-End TLP<br>prefix B1> | If enabled and the function is supported by the hardware, the forwarding of TLP containing End-End TLP prefixes is blocked. [Enabled, <b>Disabled</b> ] | | (continued) | (continued) | Target Link<br>Speed> | If supported by hardware and set to 'Force to 2.5 GT/s' for Downstream Ports, this sets an upper limit on Link operational speed by restricting the values advertised by the Upstream component in its training | | Sub-Screen | Second Level<br>Sub-screen | Further Sub-Screens/Description | | | | |---------------------------------|----------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | | sequences. When 'Auto' is selected HW initialized data will be used. [Auto, Force to 2.5 GT/s, Force to 5.0 GT/s] | | | | | | Clock Power<br>management> | If enabled and the function is supported by the hardware, the device is permitted to use the CLTREQ' signals for power management of the link clock in accordance to the protocol. [Enabled, <b>Disabled</b> ] | | | | | | Compliance<br>SOS> | If enabled and the function is supported by<br>the hardware, LTSSM is forced to send SKP<br>ordered sets between sequences when<br>sending compliance pattern or modified<br>compliance. [Enabled, <b>Disabled</b> ] | | | | | | Hardware<br>Autonomous<br>Width> | If disabled and the function is supported by the hardware, the ability to change link width (except width size reduction for correction purposes) is disabled. [Enabled, Disabled] | | | | | | Hardware<br>Autonomous<br>Speed> | If disabled and the function is supported by the hardware, the ability to change link speed (except speed rate reduction for correction purposes) is disabled. [Enabled, Disabled] | | | | | PCI Hot-Plug<br>Settings> | BIOS<br>Hot Plug<br>Support> | Enable – allows BIOS built in hot-plug support Note: Use if OS does not support PCle and SHPC hot-plug natively. [Enabled, Disabled] | | | | | | PCI Buses<br>Padding> | Padd PCI Buses behind the bridge for hot-<br>plug<br>[Disabled, 1, 2, 3, 4, 5] | | | | | | I/O Resources<br>Padding> | Padd PCI I/O resources behind the bridge for hot-plug [Disabled, <b>4 k</b> , 8 k, 16 k, 32 k] | | | | | | MMIO 32 bit<br>Resources<br>Padding> | Padd PCI MMIO 32-bit resources behind the bridge for hot-plug. [Disabled, 1 M, 2 M, 4 M, 8 M, 16, M, 32 M, 64 M, 128 M] | | | | | | PFMMIO 32 bit<br>Resources<br>Padding> | Padd PCI MMIO 32-bit prefetchable resources behind the bridge for hot-plug. [Disabled, 1 M, 2 M, 4 M, 8 M, 16, M, 32 M, 64 M, 128 M] | | | | Network Stack<br>Configuration> | Network Stack> | Enables or disables the UEFI network stack. [Enabled, <b>Disabled</b> ] | | | | | J. 1.11=11 | Ipv4 PXE<br>Support> | | oot Support. If disabled IPV4 PXE boot option<br>I. | | | | | Ipv6 PXE<br>Support> | Enable Ipv6 PXE Boot Support. If disabled IPV6 PXE boot op will not be created. | | | | | Sub-Screen | Second Level<br>Sub-screen | Further Sub-Screens/Description | | | | |------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | | [Enabled, Disabled] | | | | | | PXE boot wait time> | Wait time to press ESC key to abort the PXE boot. Default: 0 [0 5] | | | | | | Media detect count> | Number of times presence of media will be checked. Default: 1 [1 50] | | | | | CSM<br>Configuration> | CSM Support> | Enables or disables CSM Support [Enabled, <b>Disabled</b> ] | | | | | | Read Only field<br>CSM module version | n | | | | | | Gate A20 Active> | To allow for gateA20 to be disabled. UPON REQUEST: GA20 can be disabled using BIOS services ALWAYS: Does not allow disabling GA20 This option is useful when any RT code is executed above 1 MB. [Upon Request, Always] | | | | | | Option ROM<br>Messages> | Sets display mode for option ROM [Keep Current, Force BIOS] | | | | | | INT19 Trap<br>response> | BIOS reaction on INT19 traping by Option ROM: IMMEDIATE: executed the trap right away POSTPONED: executed the trap during legacy boot [Immediate, Postponed] | | | | | | Boot Option<br>Filter> | Controls the legacy/UEFI Roms priority [UEFI and Legacy, Legacy only, UEFI only] | | | | | | Network> | Controls the execution of UEFI and legacy PXE OpROM [Do not launch, UEFI, <b>Legacy</b> ] | | | | | | On-board<br>Interfaces> | Enables or disables the OpROMs for the on-board network interfaces [Enabled, Disabled] | | | | | | Extern<br>Interfaces> | Enables or disables the OpROMs for the extern network interfaces [Enabled, Disabled] | | | | | | Storage> | Controls the execution of UEFI and legacy OpROM [Do not launch, UEFI, Legacy] | | | | | | Video> | Controls the execution of UEFI and legacy video OpROM [Do not launch, UEFI, <b>Legacy</b> ] | | | | | | Other PCI<br>devices> | Determins OpROM execution policy for devices other than network storage or video. [Do not launch, <b>UEFI</b> , Legacy] | | | | | NVMe<br>Configuration> | Read only field Acts as a message the system. [NO NVME Device | ge showing NVMe (Non-Volatile memory PCIe) devices connected to | | | | | USB<br>Configuration> | Read only fields<br>USB Configuration, | UBS Module Version, USB Controllers, and USB devices | | | | | | Legacy USB<br>Support> | Enables legacy USB support.<br>Enable- Supports legacy USB | | | | | Sub-Screen | Second Level<br>Sub-screen | Further Sub-Screens/Description | |------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Auto- disables legacy support, if no USB devices are connected Disable-keeps USB devices available only for EFI applications [Enabled, Disabled, Auto] | | | XHCI Hand-off> | XHCI ownership change should be claimed by XHCI driver. Note: this is a work around for OS(s) without XHCI hand-off support. [Enabled, Disabled] | | | USB Mass<br>Storage Driver<br>Support> | Enables or disables USB mass storage driver support [Enabled, Disabled] | | | Port 60/64<br>Emulation> | Enables I/O port 60h/64h emulation support Note: Enable for USB keyboard legacy support for non-USB aware OS(s). [Enabled, <b>Disabled</b> ] | | | USB Transfer<br>Time-out> | Displays timeout value for control, bulk and interrupt transfers [1 sec, 5 sec, 10 sec, <b>20 sec</b> ] | | | Device Reset<br>Time-out> | Displays USB mass storage device start unit command time-<br>out<br>[10 sec, <b>20 sec</b> , 30 sec, 40 sec] | | | Device Power-<br>up Delay> | Maximum time the device will take before it properly reports itself to the Host Controller. 'Auto' uses default value: for a Root port it is 100 ms, for a Hub port the delay is taken from Hub descriptor. [Auto, Manual] | | | Device power-<br>up delay in<br>seconds> | Delay range is 140 seconds, in one second increments. Default: 5 seconds | ## 12.4.1. InterIRCSetup The IntelRCsetupSetup menu provides sub-screens and second level sub-screens for processor related functions. Figure 19: IntelRCSetup Menu The following table provides an over view of the Advanced menu sub-screens and functions listed below and describes the content. Default settings are in **bold**. Some function contain additional information. Table 36: InterlRCSetup Sub-screens and Functions | Function | Second level Sub-Screen / Description | | | | |-----------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Processor<br>Configuration> | | , Processor ID, processor Frequency; processor max. ratio, processor min.<br>revision, L1 Cache RAM, L2 Cache RAM, L3 Cache RAM, processor O Version | | | | | Hyper-<br>Threaading<br>[ALL]> | Enables or disables Hyper threading, the software method of enabling or disabling processor threads. [Enabled, Disabled] | | | | | Monitor/<br>MWait> | Enables or disables MonitorMWait [Enabled, Disabled] | | | | | Execute<br>Disable Bit> | If disabled, the XD flag always returns 0 [Enabled, Disabled] | | | | | Enable Intel<br>TXT Supp> | Enables or disable the Intel® Trust Execution technology configuration. If TXT is enabled, the Ev DFX feature must be disabled. [Enabled, <b>Disabled</b> ] | | | | Processor | VMX> | Enables or disables vanderpool Technology. This takes effect after reboot. [Enabled, Disabled] | | | | Configuration> | Enable SMX> | Enables or disables Safer Mode Extensions, | | | | Function | Second level Sub | o-Screen / Description | |-------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------| | (continued) | | [Enabled, <b>Disabled</b> ] | | | Lock Chipset> | Lock and unlock chipset [Enabled, Disabled] | | | MSR Lock<br>Control> | If enabled –MSR 3Ah, MSR 0E2h and CSR 80h are locked. A Power Good rset is reqired to remove the lock bits. [Enabled, Disabled] | | | PPIN Control> | Unlocks and enables or disables the PPIN control [Unlock/Enabled, Unlock/Disabled] | | | Debug<br>Interface> | SettingMSR 0C80h bit [0] enables the debug feature [Enabled, <b>Disabled</b> ] | | | Hardware<br>Prefetcher> | MLC Streamer prefetcher (MSR 1A4h Bit [0]) [Enabled, Disabled] | | | Adjacent cache prefer> | MLC Spatial prefetcher (MSR 1A4h Bit [1]) [Enabled, Disabled] | | | DCU Streamer<br>Prefetch> | DCU streamer prefetcher is an L1 data cache prefetcher (MSR 1A4h [2] [Enabled, Disabled] | | | DCU IP<br>Prefetch> | DCU IP prefetcher is an L1 data cache prefetcher (MSR 1A4h [3] [Enabled, Disabled] | | | DCU Mode> | MSR 31h Bit[0]- A write of 1 selects [32KB 8 Way without ECC, 16KB 4Way with ECC] | | | Direct Cache<br>Access> | Enables or disables direct cache access [Auto, Enabled, Disabled] | | | DCA Prefertch<br>Delay> | Displays the DCA prefetch delay help | | | X2APIC> | Enables or disables extended APIC support [Enabled, <b>Disabled</b> ] | | | AES-NI> | Read only field [Disabled] | | | Down Stream<br>PECI> | Enables or disables PCle down stream PECl write [Enabled, <b>Disabled</b> ] | | | IIO LLC WAYS<br>[19:0]> | Displays MSR CBO_SLICEO_CR_IIO_LLC_WAYS bitmask | | | QLRU Config<br>[63:32]> | Displays VIRTUAL_MSR_CR_QLRU_CONFIG bitmask | | | QLRU Config<br>[31:0]> | Displays VIRTUAL_MSR_CR_QLRU_CONFIG bitmask | | | SMM Save<br>State> | Enables or disables the SM Save State feature [Enabled, <b>Disabled</b> ] | | | Target Smi> | Enables or disables the Target Smi feature [Enabled, <b>Disabled</b> ] | | | Displays and pro | <br>vides options to change the power management settings | | Function | Second level Sub-Screen / Description | | | | | | |------------------------------------------------|---------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--|--| | Advanced Power<br>Management<br>Configuration> | LOT26 Enable> | | For HEDT only! Selects whether VR power is turned off to empty DIMM channels. [Enabled, Disabled] | | | | | | UFS> | Setting in PCU_MISC_CONFIG Bit[28] [Enabled, Disabled] | | | | | | | CPU PM Tuning> | If selected as AUTO, all bits in MSR 1FCh keep the PO value. [Auto, Manual] | | | | | | | EIST<br>(P-states)> | | at max. non-turb | according to load and if disabled, CPU<br>o | | | | | Config. TDP> | Enables or disab<br>[Enabled, <b>Disab</b> l | • | | | | | | IOTG Setting> | Enables or disab<br>[Enabled, <b>Disab</b> l | J | ia sticky scratch pad register | | | | | Uncore CLR Freq<br>OVRD< | Overrides Uncore max CLR Freq ratio programming to MSR 0x620 bits[6:0] [Auto, Manual] | | | | | | | CPU P State<br>Control> | P State<br>Domain> | Per Logical: indicates the P-state domain for each logical processor in the system. Per Package: all processors indicate the same domain in the same package. [All, One] | | | | | | | P-State<br>Coordination> | HW_ALL (hardware) coordination is recommended over SW_ALL and SW_ANY (software coordination [HW_ALL, SW_ALL, SW_ANY] | | | | | | | Single_PCTL> | MSR_CR_MISC_PWR_MGMT 0x1AA Bit[0]: SINGLE_PCTL_EN [No, Yes] | | | | | | | SPD> | PCU_MISC_CONFIG Bit[30]: SPD [Enabled, <b>Disabled</b> ] | | | | | | | PL2_Safety_<br>Net_Enable> | PCU_MISC_CONFIG Bit[1]: PL2_SAFETY_NET_ENAB [Enabled, Disabled] | | | | | | | Energy<br>Efficient<br>P-State> | Enables or disable Energy efficient P-state feature [Enabled, Disabled] | | | | | | | Boot<br>Performance<br>Mode> | Selects the performance state that the BIOS sets before OS handoff. [Max. Performance, Max. Efficiency] | | | | | | | Turbo Mode> | Turbo mode allows a CPU logical processor to exect a higher frequency when enough power is available exceeding CPU defined limits. [Enabled, Disabled] | | | | | | CPU P State<br>Control> | XE Ratio Limit> | Overclocking<br>Lock> | Enables or disables overclocking [Enabled, Disabled] | | | | Function | Second level Sub-S | level Sub-Screen / Description | | | | |----------------------------|--------------------------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Advanced Power Management | (continued) | | | | | | Configuration> (continued) | CPU HWPM State<br>Control> | Enable CPU<br>HWPM> | Enables CPU HWPM for CPU for better Energy performance [Disable, HWPM NATIVE MODE, HWPM OOB MODE] | | | | | | Enable CPU<br>Autonomous> | Enables CPU Autonomous Cstate in which CPU converts HALT instruction to MWAIT [Enable, <b>Disable</b> ] | | | | | CPU C State<br>Control> | C2C3TT> | Default = 0, means [AUTO].<br>C2 to C3 Transition Timer, PPDN_INIT = 1:10:1:74<br>Bit[11:0]. | | | | | | CPU C State> | Enables the Enhanced Cx state of the CPU that takes effect after reboot [Enabled, Disabled] | | | | | | Package C<br>State Limit> | Package C State limit<br>[CO/C1 state, C2 state, C6(non-Retention) state,<br>C6(Retention) state, No Limit] | | | | | | CPU C3<br>Report> | Enables or disables CPU C3(ACPI C2) report to OS. Recommended to be disabled [Enabled, <b>Disabled</b> ] | | | | | | CPU C6<br>Report> | Enable or disable CPU C6(ACPI C2) report to OS. Recommended to be enabled [Enabled, Disabled] | | | | | | Enhanced Halt<br>State (C1E)> | Enables the Enhanced C1E state of the CPU that takes effect after reboot [Enabled, Disabled] | | | | | | OS ACPI Cx> | Report CC3/CC6 to OS ACPI C2 or ACPI C3 [ACPI C2, ACPI C3] | | | | | CPU T State<br>Control> | ACPI T-States> | Enables or disable CPU throttling by OS. Throttling reduces power consumption. [Enabled, <b>Disabled</b> ] | | | | | CPU Thermal Management> CPU Thermal Management> | Bi-directional<br>PROCHOT#> | When a processor thermal sensor trips (either core), the PROCHOT# will be driven. If bi-direction is enabled, external agents can drive PROCHOT# to throttle the processor. [Output-only, Disable, Bidirectional (normal input response), Input-only] | | | | | | Thermal<br>Monitor> | Enable/Disable Thermal Monitor [Enabled, Disabled] | | | | | | PROCHOT<br>RESPONSE> | Force CPU to throttle to a lower power condition such as Pn/Pm by asserting PROCHOT#. MSR 0x1FC [26] =1: go to Pm(min freq) on PROCHOT; =0: go to Pn (max efficient freq). | | | | | | RESPONSE> (continued) | [Pn clamping, Pm clamping] | | | | | | Use<br>PCH_HOT> | Pcode is allowed to use PCH_HOT pin information for thermal management. | | | | Function | Second level Sub-Screen / Description | | | | | |------------------------------|---------------------------------------|------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--| | Advanced Power<br>Management | (continued) | | [ <b>Enabled</b> , Disab | led] | | | Configuration> (continued) | | Use PCH Temp | | | | | | | CPU to PCH<br>Throttle> | Enable Pcode to throttle PCH<br>[ <b>Enabled</b> , Disabled] | | | | | CPU Advanced<br>PM Turning> | Energy perf<br>Bias> | Energy<br>Performance<br>Tuning> | Selects whether BIOS or OS chooses energy performance bias tuning. [Enabled, Disabled] | | | | | | Energy<br>Performance<br>Bias Setting> | Read only field<br>[Balance Performance] | | | | | | Power/<br>Performance<br>Switch> | MSR 1FCh Bit[24] = PWR_PERF_TUNING_ENABLE_DYN_ SWITCHING [Enabled, Disabled] | | | | | | Workload<br>Configuration> | Optimization for the workload characterization. Balanced is recommended. [UMA, NUMA] | | | | | | Averaging<br>Time Window> | Displays the value used to control the effective window of the average for CO and PO time. [23] | | | | | | PO<br>Total_Time_<br>Threshold<br>Low> | The HW switching mechanism DISABLES the performance setting (0) when the total PO time is less than the threshold displayed. [35] | | | | | | PO<br>Total_Time_<br>Threshold<br>High> | The HW switching mechanism ENABLES the performance setting (0) when the total P0 time is greater than the threshold displayed. [58] | | | | | Program<br>PowerCTL_<br>MSR> | PKG C-state<br>Lat. Neg.> | MSR 1FCh Bit[30] = PCH_NEG_DISABLE [Enabled, Disabled] | | | | | | LTR Software<br>Input> | MSR 1FCh Bit[28] = LTR_SW_DISABLE. Disable = Ignore SW LTR input. [Take SW LT input. <b>Ignore SW LTR</b> input] | | | | | Program PowerCTL_ MSR> (continued) | SAPM<br>Control> | MSR 1FCh Bit[22] = PWR_PERF_TUNING_DISABLE_SAPM _CTRL [Enabled, Disabled] | | | | | | PHOLD_SR> | MSR 1FCh Bit[17] = PHOLD_SR_Disable [Enabled, Disabled] | | | Function | Second level Sub-Screen / Description | | | | | |---------------------------------------------|--------------------------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------| | Advanced Power | CPU Advanced<br>PM Turning><br>(continued) | | PHOLD_CST_P<br>REVENTION_<br>INIT> | MSR 1FCh Bir<br>PHOLD_CST_<br>[ <b>Enabled</b> , Di | _PREVENTION_INIT | | Management<br>Configuration><br>(continued) | | | FAST_Brk_Int<br>_En> | | t[4] = FAST_Brk_Int_En.<br>e 'fast' VID swing rate.<br>sabled] | | | | | FAST_Brk_Snp<br>_En> | | t[3] = FAST_Brk_Snp_En.<br>e 'fast' VID swing rate.<br>sabled] | | | | | Energy<br>Efficient<br>Turbo> | Energy Effici<br>0x1FC [19]<br>[ <b>Enabled</b> , Di | ent Turbo Disable, MSR<br>sabled] | | | | Program PRO_CURT_CF G_CTRL_ MSR> | PPO<br>Current_Cfg_C<br>tl Ovrd> | | ual overrides for<br>ne_Current_Config_<br><b>al</b> ] | | | | | Current<br>Config> | 0 – Deafult, do nothing;<br>1 – Manual, override Current<br>limitation in 1/8 A increments.<br>[Enabled, <b>Disabled</b> ] | | | | | | PCI Config.> | PSI3 threshold value [1] | | | | | | | PSI3 threshold value [5] | | | | | | | PSI3 thresho | old value [20] | | | | | | Lock<br>Indication> | This bit Locks the CURRENT_LIMIT settings in this register and also locks this setting. [Enabled, <b>Disabled</b> ] | | | | Program CSR_Entry_ Criteria> PROGRAM CSR_SWLTRO VRD> | PKG_CST_<br>Entry_<br>Criteria 0> | | ual overrides for<br>NTRY_CRITERIA_MASK<br>al] | | | | | Read only field<br>CPUO Advanced<br>CPU1 Advanced I<br>CPU2 Advanced<br>CPU3 Advanced | PM Turning<br>PM Turning | | | | | | Snoop<br>Latency<br>Valid> | | is set to 0b, PCODE<br>noop Latency override<br>abled] | | | | | Snoop<br>Latency<br>Override> | Forces PCODe<br>provided in SV<br>[Enabled, <b>Disa</b> | | | Function | Second level Sub-Screen / Description | | | | | |------------------------------------------|---------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | CPU Advanced<br>PM Turning> | PROGRAM<br>CSR_SWLTRO<br>VRD><br>(continued) | Snoop<br>Latency<br>Multiplier> | Value is multipled by to yield a time value | | | Advanced Power Management Configuration> | nt<br>on> | | Snoop<br>Latency<br>Value> | Latency requirement for Snoop requests | | | (continued) | | | Non-Snoop<br>Latency<br>Value> | When this bit is set to 0b, PCODE ignores the Non-Snoop Latency override value [Enabled, <b>Disabled</b> ] | | | | | | Non-Snoop<br>Latency<br>Override> | Forces PCODe to always use values provided in SW_LTR_OVRD [Enabled, <b>Disabled</b> ] | | | | | | NonSnoop<br>LatencyMulti<br>plier> | Value is multipled by to yield a time value | | | | | | Non-Snoop<br>Latency<br>Value> | Latency requirement for Non-Snoop requests | | | | Configuration> E | DRAM RAPL<br>Baseline> | DRAM RAPL Baseline enabled and baseline mode [Disable, DRAM RAPL Mode 0, <b>DRAM RAPL Mode 1</b> ] | | | | | | Override<br>BW_LIMIT_<br>TF> | Allows custom tuning of BW_LIMIT_TF when DRAM RAPL is enabled [1] | | | | | | DRAM RAPL<br>Extended<br>Range> | Select DRAM RAPL Extended Range<br>[Enabled, Disabled] | | | | | Socket RAPL<br>Config.> | Fast_RAPL_NS<br>TRIKE_PL2> | FAST_RAPL_NSTRIKE_PL2_DUTY_CYCLE value. (Range between 25 (10%) – 64 (25%)) [64] | | | | | | Turbo Pwr<br>Limit Lock> | Enables or disables locking of turbo settings. If enabled, TURBO_POWER_LIMIT MSR is locked and a reset is required to unlock the register. [Enabled, <b>Disabled</b> ] | | | | | | Long Pwr Limit<br>Ovrd> | Enables or disable Long Term Power Limit override. It this option is disabled, BIOS programs the default values for Long Term Power Limit and Long Term Power Limit Time Window. [Enabled, Disabled] | | | | | | Long Dur Pwr<br>Limit> | (aka Power Lir<br>If the value is | urbo Mode Long Duration Power Limit<br>nit 1) in Watts. (Range 0 to Fused Value)<br>0, the fused value will be programmed. A<br>than fused TDP value will not be<br>[0] | | | | | Long Dur Time<br>Window> | Power Limit 1 Indicates the t | Duration Time Window (also known as Fime) value in seconds. (Range 0 to 56). ime window over which TDP value ntained. If the value is 0, the fused value mmed. [1] | | | Function | Second level Sub- | Screen / Descript | ion | | | |------------------------------------------------|----------------------------------------|------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Advanced Power<br>Management<br>Configuration> | Socket RAPL<br>Config.><br>(continued) | Pkg CImp<br>Lim1> | Pkg Clamping limit 1 allows going below P1. 0: PBBM limited between P1 and P0 1: PBM can go below P1 [Between P1/P0, <b>Below P1</b> ] | | | | (continued) | | Short Dur Pwr<br>Limit Enable> | Enables or disables Short Duration Power Limit (also known as Power Limit 2) [Enabled, Disabled] | | | | | | Short Dur Pwr<br>Limit> | Displays the Short Duration Power Limit value (also known as Power Limit 2) in Watts. (Range 0 to 32767). If the value is 0, BIOS programs this value as 125%TDP. Processor applies control policies to ensure that the package power does not exceed this limit.[0] | | | | | | Pkg Clmp<br>Lim2> | Pkg Clamping limit 2, Allow going below P1. 0: PBBM limited between P1 and P0, 1: PBM can go below P1 [Bewtee P1/P0, Below P1] | | | | Common<br>RefCode<br>Configuration> | MMCFG Base> | Selects MMCFG Base [2G, 1G, 3G] | | | | | J. 11. | MMIOBase> | Sets the MMIOH Base [63:32]; must be between 4032 – 4078 [56T, 48T, 24T, 16T, 12T, 4T, 2T, 1T] | | | | | | MMIO High Size> | Selects MMIOH High Size<br>[256G, 128G, 512G, 1024G] | | | | | | Isoc Mode> | Disables or enables Isoc [Disabled] | | | | | | MeSeg Mode> | Selects the MeSeg mode<br>[Enabled, <b>Disabled</b> , Auto] | | | | | | Numa> | Enables or disables Non Uniform Memory Access (NUMA). [Enabled, Disabled] | | | | | QPI | QPI General | QPI Status | | | | | Configuration> | Configuration> | Degrade<br>Precedence> | Choose Topology Precedence to degrade features if system options are in conflict or choose Feature Precedence to degrade topology if system options are in conflict. [Topology Precedence Feature Precedence] | | | | | | Link Speed<br>Mode> | Select the QPI link speed as either the POR speed (Fast) or default speed (Slow) [Slow, Fast] | | | | | | Link<br>Frequency<br>Select> | Allows for selecting the QPI Link Frequency [6.4GB/s, 8.0GB/s, 9.6GB/s, Auto, Auto Limited] | | | | | | Link LOp<br>Enable> | Link LOp Enable [Disable, <b>Enable</b> ] | | | | Function | Second level Sub | -Screen / Description | | | | | |--------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--|--| | QPI<br>Configuration><br>(continued) | QPI General<br>Configuration><br>(continued) | Link L1<br>Enable> | Link L1 Enable<br>[Disable, <b>Enable]</b> | | | | | (continues) | (continues) | Legacy VGA<br>Socket> | Displays the VGA range for Socket that claims the legacy VGA range. Valid values are 0-7; 0 is default. [0] | | | | | | | MMIO P2P<br>Disable> | Disables MMIOL P2<br>Default is NO, to no<br>[No, Yes] | P traffic across sockets.<br>t disable. | | | | | | E2E Parity<br>Enable> | Enable/Disable E2E<br>[ <b>Disable</b> , Enable]. | E Parity | | | | | | COD Enable> | Enable/disable Clus<br>[Disable, Enable, <b>Au</b> | | | | | | | Early Snoop> | [Disable, Enable, Au | uto] | | | | | | Home Dir<br>Snoop with<br>IVT-Style<br>OSB> | Enables or disables<br>OSB<br>[Disable, Enable, <b>Au</b> | Home Dir Snoop with IVT- Style | | | | | | QPI Debug<br>Print Level> | QPI Debug Print Level Enable-Disable.<br>[Fatal, Warning, Summary, Detail, <b>All]</b> | | | | | | QPI Per Socket<br>Configuration> | CPU 0> or CPU>1 or CPU 2> or CPU3> | Bus Resources<br>Allocation Ration> | Bus resources allocation ratio,<br>Range 0 to 8 [1] | | | | | | | IO Resources<br>Allocation Ration> | IO resources allocation ratio, range 0 to 8 [1] | | | | | | | MMIOL:Resources<br>Allocation Ratio> | MMIOL resources allocation ratio, range 0 to 8 [1] | | | | | | | IIO Disable> | Disable Ports and Clock Gate IIO [no Disable Ports and IIO without memory hotplug Disable Ports Only with memory hotplug] | | | | Memory<br>Configuration> | Enforce POR> | Enable to enforce POR restrictions for DDR4 frequency and voltage programming [Auto, Enforce POR, Disabled, Enforce Stretch Goals] | | | | | | | PPR type> | Selects the PPR type [Hard PPR, Soft PPR, PPR Disabled] | | | | | | | PPR Error<br>Injection Test> | Enables or disa | bles support for c-scr | ript error injection test | | | | | Memory<br>Frequency> | Maximum memory frequency selections in MHz. Note: Do not select Reserved [Auto, 13333200, Reserved] | | | | | | Function | Second level Sub- | Screen / Description | |-----------------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Memory<br>Configuration><br>(continued) | MRC Promote<br>Warnings> | Determines if MRC warnings are promoted to system level [Enabled, Disabled] | | | Promote<br>Warnings> | Determines if warnings are promoted to system level [Enabled, Disabled] | | | Halt on Mem<br>Training Error> | Enables or disables halt on memory training error [Enabled, Disabled] | | | Multi-Threaded<br>MRC> | Enable to execute the Memory Reference Code multi-threaded [Auto, Disabled, Enabled] | | | ECC Support> | Enables or disables DDR ECC Support [Auto, Disabled, Enabled] | | | Enforce<br>Timeout> | Enables or disables forcing cold reset after 3 months [Auto, Disabled, Enabled] | | | Enhanced Log<br>Parsing> | Enables additional output in debug log for easier machine parsing [Disabled, Enabled] | | | Backside RMT> | Enables Backside RMT [Auto, Disabled, Enabled] | | | Rank<br>Multiplication> | Force the Rank Multiplication factor for LRDIMM [Auto, Enabled] | | | LRDIMM Module<br>Delay> | Selects the LRDIMM Module Delay Disabled-MRC will not use SPD bytes 90-95 for LRDIMM Module Delay. Auto- MRC will boundary check the values and use default values, if SPD is 0 or out of range [Auto, Disabled] | | | MemTest> | Enables or disables memory test during normal boot [Auto, Disabled, Enabled] | | | MemTestLoops> | Number of memory test loops during normal boot, set to 0 to run memtest infinitely [1] | | | DRAM<br>Maintenance<br>Test> | DRAM maintenance test during normal boot [Auto, Disabled, Enabled] | | | Memory Type> | Selects the memory type supported by this platform [RDIMMs only UDIMMs only UDIMMs and RDIMMs] | | | CECC WA CH<br>Mask> | Displays the CH bitmask to apply CECC WA. 1 bit per CH. Value 2 applies WA on CH1, 3 on CH0 and 1 [10] | | | Rank Margin<br>Tool> | Enables the rank margin tool to run after DDR4 memory training [Auto, Disabled, Enabled] | | Function | Second level Sub-S | Screen / Description | |-----------------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------| | Memory<br>Configuration><br>(continued) | RMT Pattern<br>Length> | Sets the pattern length for the Rank Margin Tool [32767] | | , | CMD Pattern<br>Length> | Sets the pattern length for the Rank Margin Tool [32767] | | | Per Bit Margin> | Enables the logging from the serial port of DDR Per Bit Margin Data [Auto, Disabled, Enabled] | | | Training Result<br>Offset Config> | Option to offset the final memory training results [Auto, Disabled, Enabled] | | | Attempt Fast<br>Boot> | If enabled, portions of memory reference code will be skipped when possible to increase boot speed. [Auto, Disabled, Enabled] | | | Attempt Fast<br>Cold Boot> | IF enabled, portions of memory reference code will be skipped when possible to increase boot speed [Auto, Disabled, Enabled] | | | MemTest On<br>Fast Boot> | Enables or disables memory test during fast boot [Auto, Disabled, Enabled] | | | RMT on Cold Fast<br>Boot> | Enables or disable Rank Margin Tool on Cold Fast Boot [Auto, Disabled, Enabled] | | | BDAT> | Enables or disables BDAT [Disabled, Enabled] | | | Data<br>Scrambling> | Enables data scrambling [Auto, Disabled, Enabled] | | | Allow SBE During<br>Training> | Allow SBE during training knob enable/disable [Auto, Disabled, Enabled] | | | Platform Type<br>Input for SPD<br>page selection> | Controls the SPD page selection feature. Default is disabled. [Auto, Disabled, Enabled] | | | CECC WA<br>Control> | Controls the CECC WA. Disabled by default on LO and later processors. [Auto, Disabled, Enabled] | | | CAP ERR LOW feature> | Controls the CAP ERR FLOW feature. Disabled by Default. [Auto, Disabled, Enabled] | | | Scrambling Seed<br>Low> | Displays low 32-bits of the scrambling seed [41003] | | | Scrambling Seed<br>High> | Displays high 32-bits of the scrambling seed [45165] | | | Enable ADR> | Enables the detecting and enabling of ADR [Disabled, Hardware Triggered ADR, Software Triggered ADR] | | Function | Second level Sub- | Screen / Descripti | Screen / Description | | | | |-----------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Memory<br>Configuration><br>(continued) | MC BGF<br>Threshold> | The HA to MC BC condition.[0] | GF thresho | old is used for scheduling MC request in bypass | | | | , | DLL Reset Test> | Sets the number of loops to execute the DDL reset test. The test will execute RMT for the provided number of loops without DLL resets and then execute RMT for the same number of loops with DLL resets. [0] | | | | | | | MC ODT Mode> | Select MC ODT Mode<br>[Auto, 100 Ohms, 50 Ohms] | | | | | | | Opp Read During<br>WMM> | Enables or disab<br>WMM<br>[ <b>Auto</b> , Disabled, | | g read commands opportunistically during | | | | | Normal<br>Operation<br>Duration> | Sets normal ope | eration dur | ration interval (Range : 0 – 65535) | | | | | Number of<br>Sparing<br>Transaction> | Sets number of [4] | sparing tra | ansactions interval (range: 0 – 65535) | | | | | PSMI Support> | Enables or disables PSMI Support [Enabled, <b>Disabled</b> ] | | | | | | | C/A Parity<br>Enable> | Enables or disables DDR4 Command Address Parity [Auto, Disabled, Enabled] | | | | | | | SMB Clock<br>Frequency> | Sets DDR4 SMB Clock Frequencys For SPD ACCESS [Auto, 400 kHz, 1 MHz] | | | | | | | Memory<br>Topology> | Read only field Contains information about the content of the memory sockets. Socket 0.Ch1.DIMM0: 2133 MT/S unknown SRx8 8GB SODIMM | | | | | | | Memory<br>Thermal> | Set Throttling<br>Mode> | CLTT mo | re Thermal Throttling Mode. Select OLTT or orde. d, OLTT, <b>CLTT]</b> | | | | | | Phase<br>Shedding> | PS0: full<br>PS2: fixe | R Static Phase Shedding Support.<br>-phase, PS1: single-phase, typically <18A load,<br>d loss, typically <5A load<br>f, Disabled, <b>Auto</b> ] | | | | | | Memory<br>Power Savings<br>Mode> | Features | res CKE and related Memory Power Savings<br>s<br>isabled, Slow, Fast, APD on, User Defined] | | | | | Memory<br>Power Sa<br>Advance<br>Options> | | CK in<br>SR> | Configures CK behavior during self-refresh [Auto, Driven, Tri-state, Pull low, Pulled high] | | | | Memory | | MDLL Off> | | o shut down MDLL during SR<br>I, Disabled, <b>Auto</b> ] | | | | Configuration><br>(continued) | Memory<br>Thermal><br>(continued) | MEMHOT<br>Throttling<br>Mode> | | re MEMHOT Input and Output Mode: Mem Hot<br>nerm Throt or Mem Hot Output Therm Throt. | | | | Function | Second level Sub-Screen / Description | | | | | |-----------------------------------------|------------------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--|--| | | | | [Disabled, Output-only, Input-only] | | | | | | Mem Electrical<br>Throttling> | Configure memory electrical throttling [Enabled, Disabled, <b>Auto</b> ] | | | | | Memory Timings<br>& Voltage<br>Override> | DIMM Profile> | Selects the XMP profile to use [Disabled, Manual] | | | | | Overrides | Memory<br>Frequency> | Maximum memory frequency selections in MHz. Do not select Reserved [Auto, 800, 3000] | | | | | Memory Map> | Socket<br>Interleave<br>Below 4GB> | Splits the 0-4GB address space between two sockets so that both sockets get a chunk of local memory below 4GB [Enabled, <b>Disabled</b> ] | | | | | | Channel<br>Interleaving> | Selects Channel Interleaving setting [Auto, 1-way Interleave, 2-way Interleave, 3-way Interleave, 4-way Interleave] | | | | | | Rank<br>Interleaving> | Selects Rank Interleaving setting [Auto, 1-way Interleave, 2-way Interleave, 3-way Interleave, 4-way Interleave] | | | | | | IOT Memory<br>Buffer<br>Reservation> | Enables or disable Select IOT Memory Buffer<br>Reservation<br>[0] | | | | | | A7 Mode> | Enables or disables A7 Mode<br>[Enabled, Disabled] | | | | | Memory RAS<br>Configuration> | Correctable<br>Error<br>Threshold> | Displays the Correctable Error Threshold (1 – 32767) used for sparing, tagging, and leaky bucket [32767] | | | | | | Leaky Bucket<br>Low Bit> | Displays the Leaky bucket low bit" (1 – 63)<br>[ <b>40</b> ] | | | | | | Leaky Bucket<br>High Bit> | Displays the Leaky bucket high bit" (1 – 63)<br>[ <b>41</b> ] | | | | | | DRAM<br>Maintenance> | Selects the DRAM Maintenance settings Manual customizes DRAM Maintenance settings [Auto, Manual, Disabled] | | | | | | Patrol Scrub> | Enabled or disable Patrol Scrub [Enabled, Disabled] | | | | Memory<br>Configuration><br>(continued) | | Patrol Scrub<br>Interval> | Selects the number of hours (1-24) required to complete full scrub. A value of zero means auto! [24] | | | | | | Demand<br>Scrub> | Enables or disable Demand Scrub [Enabled, Disabled] | | | | Function | Second level Sub-Screen / Description | | | | | | | |-----------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|--|--|--| | | Memory RAS Configuration> (continued) | Device<br>Tagging> | Enables or disables [Enabled, <b>Disab</b> led, <b>Disab</b> led, <b>Disab</b> led, <b>Disab</b> led, <b>Disab</b> led | ole Device Tagging<br>led] | | | | | | | Memory<br>Power<br>Management> | Enable memory<br>[Enabled, <b>Disab</b> l | power management for this platform <b>led</b> ] | | | | | | DIMM Rank<br>Enable Mask> | Selects rank to e<br>[Enabled, <b>Disabl</b> | enable or disable ¡<br>l <b>ed</b> ] | oer DIMM | | | | | IIO<br>Configuration> | IIO PCle Link on phase> | chipset init | be done either be chipset init, Post | efore memory chipset init or post<br>chipset init] | | | | | | PCIe Train by<br>BIOS> | Assume IIO is str<br>in<br>A-O Silicon<br>[no, <b>yes]</b> | A-O Silicon | | | | | | | PCIe Hot Plug> | | Enables or disables PCIe Hot Plug globally [Disable, Enable, Auto, MANUAL] | | | | | | | PCIe ACPI Hot<br>Plug> | Enables or disables PCIe ACPI Hot Plug globally, or allow per-port control. Disabled – generates MSI on HP event Enabled – generates HPGPE message [Disable, Enable, Per-Port] | | | | | | | | EV DFX<br>Features> | Set this option to allow DFX Lock Bits to remain clear [Enabled, <b>Disabled</b> ] | | | | | | | | IIOO<br>Configuration> | IOU2 (IIO PCIe<br>Port 1)> | · | | | | | | | | IOU1 (IIO PCIe<br>Port 3)> | Selects PCIe po<br>[x4x4x4x4,<br>x4x4x8<br>x8x4x4<br>x8x8<br>x16<br>Auto] | ort Bifurcation for selected slots(s) | | | | | | | No PCIe port<br>active ECOPCIe<br>ACPI Hot Plug> | [PCU SqueIsh | ettings when no PCIe port active<br>exit ignore option,<br>'LOP by CSR option9 | | | | | | | Sockets 0<br>PCIeD00F0-<br>Port 0 /DMI> | Link Speed> | [Auto<br>Gen 1 (2.5 GT/s)<br>Gen 2 (5 GT/s)] | | | | | | PCIeD00<br>Port 0 / [ | Sockets 0<br>PCIeD00F0-<br>Port 0 /DMI> | Override Max<br>Link Width> | Override the max link width that was set by bifurcation [Auto , x1, x2, x4, x8, x16] | | | | | | | (continued) | PCI-E Port<br>DeEmphasis | De-Emphasis control (LNKCON2[6]) for this PCle port. [-6.0 dB, -3.5 dB] | | | | | Function | Second level Sub-S | Screen / Descriptio | n | | |-----------------------------------------|---------------------------------------|------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IIO<br>Configuration><br>(continued) | IIOO<br>Configuration><br>(continued) | | PCI-E Port<br>Link Status> | Read only field<br>Linked as x4 | | (66111111111111111111111111111111111111 | (65) | | PCI-E Port<br>Link Max.> | Read only field<br>Max width x4 | | | | | PCI-E Port<br>Link Speed> | Read only field<br>Gen 2 (5.0 GT/s) | | | | | PCI-E Port<br>LOs Exit<br>Latency> | The length of time this port requires to complete transition from LOs to LO [4uS - 8uS] | | | | | PCI-E Port L1<br>Exit Latency> | The length of time this port requires to complete transition from L1 to L0 [1uS, 1uS-2US, 2uS-4uS, 4uS-8uS, <b>8uS</b> – <b>16uS</b> , 16uS-32us, 32uS-64uS, >64uS] | | | | | Fatal Err Over> | Enables forcing fatal error propogation to the IIO core error logic for this port [Enabled, <b>Disabled</b> ] | | | | | Non-Fatal<br>Err Over> | Enable forcing non-fatal error propogation to the IIO core error logic for this port [Enabled, <b>Disabled</b> ] | | | | | Corr Err<br>Over> | Enables forcing correctable error propogation to the IIO core error logic for this port [Enabled, <b>Disabled</b> ] | | | | | LOs Support> | When disabled, IIO never puts its transmitter in LOs state [Disabled] | | | | Sockets 0<br>PCIeDOXFX-<br>Port X> | PCI-E Port> | In auto mode the BIOS will remove<br>the EXP port if there is no device or<br>errors on that device and the device is<br>not HP capable. Disable is used to<br>disable the port and hide its CFG<br>space.<br>[Auto, Enabled, Disabled] | | | | | Hot Plug<br>Capable> | This option specifies if the link is considered Hot Plug capable. [Enabled, <b>Disabled</b> ] | | | | | PCI-E Port<br>Link> | This option disables the link so that the no training occurs but the CFG space is still active. [Enabled, Disabled] | | | | | Link Speed> | Selects the link speed [Auto, Gen 1 (2.5 GT/s), Gen 2 (5 GT/s), Gen 3 (8 GT/s)] | | Function | Second level Sub-Screen / Description | | | | | |--------------------------------------|---------------------------------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--| | IIO<br>Configuration><br>(continued) | IIOO<br>Configuration><br>(continued) | Sockets 0 PCIeDOXFX- Port X> | Override<br>Max Link<br>Width> | Overrides the max link width that was set by bifurcation [auto , x1, x2, x4, x8, x16] | | | | | (continued) | PCI-E Port<br>DeEmphasis | De-Emphasis control (LNKCON2[6])<br>for this PCle port.<br>[-6.0 dB, -3.5 dB] | | | | | | PCI-E Port<br>Link Status> | Read only field<br>Link did not train | | | | | | PCI-E Port<br>Link max> | Read only field<br>Max width x8 | | | | | | PCI-E Port<br>Link Speed> | Read only field<br>Link did not train | | | | | | PCI-E Port<br>LOs Exit<br>Latency> | The length of time this port requires to complete transition from LOs to LO [4uS – 8uS] | | | | | | PCI-E Port L1<br>Exit<br>Latency> | The length of time this port requires to complete transition from L1 to L0 [1uS, 1uS-2Us, 2uS-4uS, 4uS-8uS, 8uS – 16uS, 16uS-32us, 32uS-64uS, >64uS] | | | | | | Fatal Err<br>Over> | Enables forcing fatal error propogation to the IIO core error logic for this port [Enabled, <b>Disabled</b> ] | | | | | | Non-Fatal<br>Err Over> | Enable forcing non-fatal error propogation to the IIO core error logic for this port [Enabled, <b>Disabled</b> ] | | | | | | Corr Err<br>Over> | Enables forcing correctable error propogation to the IIO core error logic for this port [Enabled, <b>Disabled</b> ] | | | | | | LOs<br>Support> | When disabled, IIO never puts its transmitter in LOs state [Disabled] | | | | | | PM ACPI<br>Mode> | When disabled, MSI is generated on PM event. Ehen enabled, _HPGPE message is generated. [Enabled, <b>Disabled</b> ] | | | | | Gen3 Eq<br>Mode> | Selects the PCle Gen3 adaptive equilization mode [Auto, enable pahse 0,1,2,3 Disable phase 0,1,2,3 Enable phase 1 only Enable phase 0,1 only Advanced | | | | Function | Second level Sub | Second level Sub-Screen / Description | | | | |--------------------------------------|---------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--| | IIO<br>Configuration><br>(continued) | IIOO<br>Configuration><br>(continued) | Sockets 0 PCIeDOXFX- Port X> | | Enable MMM offset West<br>Alt short channel | | | (continues) | (667.11.1263) | (continued) | Gen3 Spec<br>Mode> | Selects the PCle Gen3 Spec Mode<br>[Auto, 0.70 July, 0.70 Sept, 0.71 Sept] | | | | | | Gen3 Phase2<br>Mode> | Selects the PCI Gen 3 phase 2 mode<br>[Hardware Adaptive<br>Manual] | | | | | | Gen3 DN Tx<br>Preset> | Selects the PCle Gen3 downstream Tx preset [Auto, PO (-6.0/0.0 db) P9 (0.0/3.5 db)] | | | | | | Gen3 DN Rx<br>Preset> | Selects the PCle Gen3 downstream Rx preset hint [Auto, PO (-6.0 dB), P6 (-12.0 dB)] | | | | | Gen3 UP Tx<br>Preset> | Selects the PCle Gen3 Upstream Tx<br>Preset<br>[Auto, PO (-6.0/0.0 db) P9 (0.0/3.5 db)] | | | | | | | Hide Port?> | Forces hide for this root port from OS [No, Yes] | | | | | | Pcie Ecrc> | Enables or disables PCIE Ercr Support for this port. [Enabled, Disabled, <b>Auto</b> ] | | | | | IOUO Non-<br>Posted<br>Prefetch> | Enables or dis<br>[Enabled, <b>Disa</b> | ables IOUO Non-Posted Prefetch<br>bled] | | | | | IOU1 Non-<br>Posted<br>Prefetch> | Enables or dis<br>[Enabled, <b>Disa</b> | ables IOU1 Non-Posted Prefetch<br>abled] | | | | | IOU2 Non-<br>Posted [Enabled, <b>Disabled</b> ]<br>Prefetch> | | ables IOU2 Non-Posted Prefetch<br>abled] | | | | IOAT<br>Configuration> | Enable IOAT> | Enable IOAT> Enables or disables IOAT de [Enabled, <b>Disabled</b> ] | | | | | | No Snoop> | Enables or dis<br>[Enabled, <b>Disa</b> | ables No Snoop for each CB device | | | Co | IOAT<br>Configuration><br>(continued) | Disable TPH> | TLP processin<br>[Enabled, Disa | ~ | | | | IIO General<br>Configuration> | TXT DPR<br>memory<br>Setting> | | on of the TXT DPR size in system OPR, 64M DPR, 128M DPR, 255M DPR] | | | | | IIO O> | Read only field | d | | | Function | Second level Sub-S | Screen / Description | | | | |-----------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | IIO<br>Configuration><br>(continued) | | IIO IOAPIC> | Enables or disables the IIO IOAPIC [Enabled, Disabled] | | | | (************************************** | Intel VT for<br>Directed I/O<br>(VT-d)> | VTd Azalea VCp<br>Optimizations> | Enables or disables Azalea VCp Optimizations [Enabled, <b>Disabled</b> ] | | | | | (1.3) | Intel VT for<br>Directed I/O<br>(VT-d)> | Enables or disables Intel Virtualization Technology for Directed I/O (VT-d) by reporting the I/O device assignment to VMM through DMAR ACPI Tables. [Enabled, Disabled] | | | | | | ACS Control> | Controls Programming or ACS to PCIE Enable: Programs ACS only to Chipset PCIE Root Ports Bridges; Disable: Programs ACS to all PCIE bridges | | | | | | Interrupt<br>Remapping> | Enables or disables VT_D Interrupt Remapping Support [Enabled, Disabled] | | | | | | Coherency<br>Support (Non-<br>Isoch)> | Enables or disables Non-Isoch VT_D Engine<br>Coherency support<br>[Enabled, Disabled] | | | | | | Coherency<br>Support (Isoch)> | Enables or disables Isoch VT_D Engine Coherency support [Enabled, Disabled] | | | | | IIO south<br>Complex<br>configuration> | Disable SC GbE> | Disables South Complex GbE completely [Enabled, Disabled] | | | | | | SC GbE PFO> | Enables or disables SC GbE physical function 0 [Auto, Enabled, Disabled] | | | | | | SC GbE PF1> | Enable or disables SC GbE physical function 1 [Auto, Enabled, Disabled] | | | | | | Disable SC CB3<br>DMA> | Disables South Complex CB3 DMA completely [Enabled, Disabled] | | | | | TX EQ WA> | Use special table [Enabled, <b>Disable</b> ] | for TX_EQ and vendor specific cards<br>d] | | | | | WA 4167453> | Disable IIO VCP,<br>Disable PHC VC1,<br>Set IIO VC1 & PCH<br>clear irp_misc_df<br>[Enabled, <b>Disable</b> | x0.force_no_snp_on_vc1_vcm | | | | | DMI Vc1 Control> | Enables or disables DMI Vc1 [Enabled, <b>Disabled</b> ] | | | | | | DMI Vcp Control> | Enables or disable<br>[Enabled, <b>Disable</b> | · | | | | | DMI Vcm<br>Control> | Enables or disable<br>[Enabled, <b>Disable</b> | | | | | Function | Second level Sub-S | Screen / Descripti | ion | | | | |--------------------------------------|------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|--|--|--| | IIO<br>Configuration><br>(continued) | VCO No-Snoop<br>Configuration> | Enables No-Sno<br>[Enabled, <b>Disab</b> | oop on reads and writes for VcO traffic.<br>led] | | | | | | Gen3 Phase3<br>Loop Count> | [1, 4, <b>16,</b> 256] | [1, 4, <b>16,</b> 256 ] | | | | | | Skip Halt On DMI<br>Degradation> | Enable this option<br>degradation<br>[Enabled, <b>Disab</b> | on to avoid that the system is halted on DMI width/link | | | | | | Power Down<br>Unused Ports> | Power down uni<br>[no, <b>yes]</b> | used ports | | | | | | SLD WA<br>Revision> | [Auto] | | | | | | | Rx Clock WA> | Rx Clock WA<br>[Enabled, <b>Disab</b> | led] | | | | | | PCI-E ASPM<br>Support<br>(Global)> | Enables or disables the ASPM support for all downstream devices. [L1 Only, Disabled] | | | | | | | PCIE Stop &<br>Scream Support> | Enables or disables PCIE Stop & Scream Support [Enabled, <b>Disabled</b> ] | | | | | | | Snoop Response<br>Hold Off> | Sets Snoop Response Hold Off value, 256 cycles as Default [6] | | | | | | PCH<br>Configuration> | PCH devices> | Board<br>Capacity> | Selects Board Capability SUS_PWR_DN_ACK -> Send Disabled to PCH, DeepSx -> Show DeepSx Policies [SUS_PWR_ON_ACK, DeepSx] | | | | | | | DeepSx Power<br>Policies> | Configures the DeepSx Mode configuration. [Disabled, Enabled in S5, Enabled in S4-S5 Enabled in S3-S4-S5] | | | | | | | GP27 Wake<br>From DeepSx> | Selects Wake from DeepSx by the assertion of GP27 pin [Enabled, <b>Disabled</b> ] | | | | | | | SMBUS<br>Device> | Enable or disable SMBUS Device. [Enabled, Disabled] | | | | | | | PCH Server<br>Error<br>Reporting<br>Mode (SERM)> | If enabled MCH is the final target of all errors otherwise SPCH is the final target to all errors [Enabled, <b>Disabled</b> ] | | | | | | | PCH Display> | Enables or disables PCH Display [Enabled, Disabled] | | | | | | | Serial IRQ<br>Mode> | Read only Field [Continuous] | | | | | Function | Second level Sub- | Second level Sub-Screen / Description | | | | |--------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------| | PCH<br>Configuration><br>(continued) | PCH devices><br>(continued) | High Precision<br>Timer> | Enables or dis<br>[Enabled, <b>Disa</b> | ables the High Precision Event Timer.<br>lbled] | | | (commede) | | Boot Time<br>with HPET<br>Timer> | Enables or dis<br>Precision Ever<br>[Enabled, <b>Disa</b> | | | | | | | Enable Spread<br>generator<br>[Enabled, <b>Disa</b> | Spectrum – only affects external clock | | | | | PCH state<br>after G3> | Selects the AC [ <b>SO</b> , S5, last st | PI state after a G3<br>ate] | | | | | PCH CRID> | Enables or dis<br>[Enabled, <b>Disa</b> | ables PCH's CRID<br> bled] | | | | PCI Express<br>Configuration> | PCI-E ASPM<br>Support<br>(Global)> | Enables or dis<br>downstream of<br>[Disabled, <b>L1 C</b> | | | | | Use> Substractive Decode> PCIe-USB Glitch W/A> PCIe Root Po Function Swapping> | | Enables or disables PCIE Clock Gating for all PCH PCIE ports. [Enabled, Disabled] | | | | | | Extended<br>Synch | Controls Extended Synch on SB slide of the DMI Link [Enabled, <b>Disabled</b> ]. | | | | | | The state of s | When Enabled DS packets on DMI with the EP bit set will have their UT bit set. | | | | | | LAN PCIE Port<br>Use> | Read only field<br>[None] | d | | | | | Substractive<br>Decode> | Read only field<br>[Disabled] | | | | | | | PCIe-USB Glito<br>behind PCIE/P<br>[ <b>Enabled</b> , Disa | | | | | | | | | oot port function swapping feature to<br>ssign function 0 to enabled root port.<br>abled]. | | | | | PCI Express<br>Root Port 1 -8> | PCI Express<br>Root Port> | Control the PCI Express Root Port | | | | | L1<br>Substates> | PCI Express L1 Substates settings | | | Function | Second level Sub | -Screen / Descripti | ion | | |--------------------------------------|----------------------------------------------|-----------------------------------------------|----------------------------|------------------------------------------------------------------------------------| | PCH<br>Configuration><br>(continued) | PCI Express<br>Configuration><br>(continued) | PCI Express<br>Root Port 1 -8><br>(continued) | URR> | PCI Express Unsupported Request<br>Reporting<br>[Enable,Disable] | | | | | FER> | PCI Express Device Fatal Error<br>Reporting<br>[Enable,Disable] | | | | | NFER> | PCI Express Device Non-Fatal Error<br>Reporting<br>[Enable,Disable] | | | | | CER> | PCI Express Device Correctable Error<br>Reporting<br>[Enable,Disable] | | | | | CTO> | PCI Express Completion Timer TO [Enable,Disable] | | | | | SEFE> | Root PCI Express System Error on Fatal<br>Error<br>[Enable,Disable] | | | | | SENFE> | Root PCI Express System Error on Non-<br>Fatal Error<br>[Enable,Disable] | | | | | SECE> | Root PCI Express System Error on<br>Correctable Error<br>[Enable,Disable] | | | | | PME SCI> | PCI Express PME SCI<br>[Enable,Disable] | | | | | Hot Plug> | PCI Express Hot Plug<br>[Enable,Disable] | | | | | PCIe Speed> | Configure PCIe Speed | | | | | PME<br>Interrupt> | PCI Express PME Interrupt<br>[Enable,Disable] | | | | | MSI> | PCIE MSI<br>[Enable,Disable] | | | | | Extra Bus<br>Reserved> | Extra Bus Reserved (0-7) for bridges behind this root Bridge. | | | | | Reseved<br>Memory> | Reserved Memory and Prefetchable<br>Memory (1-20MB) Range for this Root<br>Bridge. | | | | | Reserved I/O> | Reserved I/O (4K/8K/12K/16K/20K)<br>Range for this Root Bridge. | | | PCH SATA<br>Configuration> | SATA<br>Controller> | Enables or dis<br>Enabled] | sables SATA Controller [Disabled, | | Function | Second level Sub-Screen / Description | | | | | |-------------------------------|---------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--| | PCH | | | Identify the So<br>or Hard Disk E<br>[IDE, <b>AHCI</b> ] | ATA port is connected to Solid State Drive<br>Drive | | | Configuration><br>(continued) | | SATA test mode> | Enables or Dis<br>[ <b>Disabled</b> , En. | sables SATA test mode<br>abled] | | | | | SATA Mode<br>Options> | SATA HDD<br>Unlock> | If enabled, HDD password unlock is enabled in the OS. [Disabled, <b>Enabled</b> ] | | | | | | SATA LED<br>locate> | If enabled, LED/SGPIO hardware is attached. [Disabled, Enabled] | | | | | SATA AHCI<br>LPM> | Enables or dis<br>[Disabled, <b>Ena</b> | sables Link Power Management abled] | | | | | Support<br>Aggressive<br>Link Power<br>Management> | Enables or dis<br>[Disabled, <b>Ena</b> | | | | | | For each SATA port [0-1]. | | | | | | | Port [0-1].> | Enables or dis<br>[Disabled, <b>Ena</b> | sables the SATA Port<br>abled] | | | | | Hot Plug> | Designates this port as Hot Pluggable. [Disabled, Enabled] | | | | | | Configure as eSATA> | Configures po<br>[ <b>Disabled</b> , En. | ort as External SATA (eSATA)<br>abled] | | | | | Spin Up<br>Device> | performed an | any of ports Staggered Spin Up will be ad only the drivers which have this option spin up at boot. Otherwise all drives spin abled] | | | | | SATA Device<br>Type> | Identifies if the SATA port is connected to Solid Sta<br>Drive or Hard Disk Drive<br>[Hard Disk Drive, Solid State Drive] | | | | | USB<br>Configuration> | USB<br>Precondition> | | work on USB host controller and root<br>er enumeration. [Enabled, <b>Disabled</b> ] | | | | | xHCl Mode> | | ation of xHCl controller<br>Auto, <b>Enabled</b> , Disabled, Manual]. | | | | | USB Ports per-<br>Port Disable<br>Control> | Control each of [Enabled, <b>Disa</b> | of the USB ports (0~13) disabling.<br>abled] | | | | | XHCI Idle L1> | plug will fail a | Idle L1. Disabled to workaround USB3 hot after 1 hot plug removal. v settings to take effect, put system to G3. abled] | | | Function | Second level Sub-S | Screen / Descript | ion | | |---------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--| | PCH | Security<br>Configuration> | GPIO<br>Lockdown> | Enables or disables the PCH GPIO Lockdown feature. [Enabled, <b>Disabled</b> ] | | | Configuration><br>(continued) | | RTC Lock> | Enable locks bytes 38h-3Fh in the lower/upper 128-byte bank of RTC RAM [Enabled, Disabled] | | | | | BIOS Lock> | Enables or disables the PCH BIOS Lock Enable feature. [Enabled, <b>Disabled</b> ] | | | | | Host Flash<br>Lock-Down> | Enabled or disables Host Flash Lock-Down [Enabled, <b>Disabled</b> ] | | | | | Gbe Flash<br>Lock-Down> | Enables or disables Gbe Flash Lock-Down [Enabled, <b>Disabled</b> ] | | | | Platform thermal Configuration> | PCH Thermal<br>Device> | Enable or disables PCH Thermal Device (D31:F6) [Enabled, <b>Disabled</b> , Auto] | | | | | Alert Enable<br>Lock> | Enables or disables lock all alert enable settings [Enabled, <b>Disabled</b> ] | | | | | Enable<br>Thermal Lock-<br>Down> | Enable executes thermal programming, use disable as WA for PCHHOT [Enabled, Disabled] | | | Miscellaneous<br>Configuration> | Fan PWM Offset> | Specify fan speed offset [0] | | | | | PCIe Max Read<br>Request Size> | Sets Max Rest Request Size [Auto leaves HW default values, 128B, 256B, 512B, 1024B, 2048B, 4096B] | | | | | PCIe Latency<br>Tolerance<br>Reporting> | Enables or disables the LTR support [Enabled, Disabled] | | | | | PCI Minimum<br>Secondary Bus<br>Number> | Specify the PCI minimum secondary bus number in system [1] | | | | | PCIe Extended<br>Tag Enable> | Enables or disables extended tag enable field support [Enabled, Disabled, Auto] | | | | | PCle AtomicOp<br>Request<br>Support> | Enables or disables AtomicOp request support [Enabled, <b>Disabled</b> ] | | | | | Breakpoint Type> | Halts at specified points in BIOS [None, After MRC, After QPIRC, After Resource Allocation, After Post, After FullSpeed Setup, Ready for IBIST] | | | | | BIOS Guard> | Read only field<br>[Disabled] | | | | | Serial Debug<br>Message Level> | Selects the level of the debug messages Disable - no serial debug message, Minimum - high level debug messages, | | | | Function | Second level Sub-Screen / Description | | | | | | |-----------------------------------------------|----------------------------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--|--| | Miscellaneous<br>Configuration><br>(contined) | | | ral debug messages<br>um, Normal, Maximum] | | | | | (66.16.1.66) | Trace Messages> | | Enables display of every IO access<br>[Enabled, <b>Disabled</b> , Enabled for registry writes only] | | | | | | Training<br>Messages> | displayed if deb | Enabled = set to disable the training results. Training results also get displayed if debug messages is set to maximum. [Enabled, <b>Disabled</b> ] | | | | | | RC Promote<br>Warnings> | If enabled RC wa<br>[ <b>Enabled</b> , Disab | arnings are promoted to err<br>led] | ors (except MRC warnings) | | | | | RC Promote MRC<br>Warnings> | If enabled MRC v<br>[ <b>Enabled</b> , Disab | warnings are promoted to e<br>led] | rrors | | | | | Active Video> | Selects active video type [Onboard Device Offboard Device] | | | | | | | TargetVGA> | Read only field<br>VGA from CPU 0 | | | | | | debug | Server ME<br>General<br>Configuration> | ME<br>Initialization<br>Complete<br>Timeout> | Defines how long BIOS waits for ME to initialize. [2] | | | | | | | Custom HPET<br>timer for SPS<br>HECI Waiting> | Custom HPET timer for SPS HECI Waiting. [1] | | | | | | | Override ICC<br>Clock Enables> | Override ICC Clock<br>Enables> | Allows for customization of<br>the clock enables<br>[Enabled, <b>Disabled</b> ] | | | | | | | The following options are | read only fields | | | | | | | FLEXO Output (bit 0) | [Enabled] | | | | | | | FLEX1 Output (bit 1) | [Enabled] | | | | | | | FLEX2 Output (bit 2) | [Enabled] | | | | | | | FLEX3 Output (bit 3) | [Enabled] | | | | | | | PCICLKO Output (bit 7) | [Enabled] | | | | | | | PCICLK1 Output (bit 8) | [Enabled] | | | | | | | PCICLK2 Output (bit 9) | [Enabled] | | | | | | | PCICLK3 Output (bit 10) | [Enabled] | | | | | | | PCICL4 Output (bit 11) | [Enabled] | | | | | | | SRCO Output (bit 16) | [Enabled] | | | | | | | SRC1 Output (bit 17) | [Enabled] | | | | | | Override ICC | SRC2 Output (bit 18) | [Enabled] | | | | | Clock Enables | | SRC3 Output (bit 19) | [Enabled] | | | | Function | Second level Sub-Screen / Description | | | | | |-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------|--| | Server ME | Server ME | (continued) | SRC4 Output (bit 20) | [Enabled] | | | debug<br>Configuration> | General<br>Configuration> | | SRC5 Output (bit 21) | [Enabled] | | | (continued) | (continued) | | SRC6 Output (bit 22) | [Enabled] | | | | | | SRC7 Output (bit 23) | [Enabled] | | | | | | ITPXDP Output (bit 24) | [Disabled] | | | | | | PEG_A Output (bit 26) | [Enabled] | | | | | | PEG_B Output (bit 27) | [Enabled] | | | | | | DMI Output (bit 28) | [Enabled] | | | | | | DP Output (bit 29) | [Enabled] | | | | | | DPNS Output (bit 30) | [Enabled] | | | | | | Modulator4Enable<br>Output (bit 31)> | [Disabled | | | | | Override ICC<br>Spread<br>Spectrum<br>Configuration> | Override ICC Spread<br>Spectrum Configuration> | Sets non-default ICC spread spectrum configuration. [Override, Auto] | | | | | | The following options are read only fields | | | | | | | SSC0 Mode 0 | [Auto] | | | | | | <br>SSC7 Mode> | | | | | NM<br>Configuration> | Cores Disable<br>Override> | Enables overriding the val<br>disable requested in NMFS<br>[Enabled, <b>Disabled</b> ] | ue of the number of cores to<br>Sregister. | | | | | Cores to<br>Disable> | Read only field The number of cores to dis requested in NMFS registe | sable instead of the number<br>er. [ <b>0</b> ] | | | | | Power<br>Measurement<br>Override> | Override power measurement support status reported to ME [Enabled, <b>Disabled</b> ] | | | | | | Power<br>Measurement | Read only field<br>[ <b>Disabled</b> , Enabled] | | | | | | Hardware<br>Change<br>Override> | Overrides hardware change detection status reporto ME<br>[Enabled, <b>Disabled</b> ] | | | | | | Hardware<br>Changed> | Read only field<br>[no, yes] | | | | Server ME<br>Configuration> | Read only field Operational Firmware, ME firmware Type, recovery Firmware Version, ME Firmware features, ME Firmware Status #1, ME Firmware Status #2, Current status, error code | | | | | | | Altitude> | The altitude of the platform location above the sea level, expressed in meters. The hex number is decoded as 2's complement signed integer. | | | | | Function | Second level Sub-S | Sub-Screen / Description | | | | | |--------------------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Server ME<br>Configuration><br>(continued) | | Provide the 8000 [8000000] | 0000 value if the altitude is unknown. | | | | | | MCTP Bus<br>Owner> | MTCP bus owner location on PCle: [15:8] bus, [7:3] device, [2:0] fur If all zeros, sending bus owner is disabled. [0] | | | | | | Runtime Error<br>Logging> | System Errors> | " | System error enabling and logging setup option [Enable, Disable, Auto] | | | | | | S/W Error<br>Injection<br>Support> | If enabled S/W er<br>[Enable, <b>Disable</b> ] | ror injection supported by unlocking MSR 0x790 | | | | | | Clear<br>McBankErrors> | Enables or disable<br>[Enable, <b>Disable</b> ] | es clearing MCBank errors on warm reset | | | | | | System Poison> | Enables or disables Core, Uncore and IIO Poison [Enabled, Disabled] | | | | | | | IIO Error Enable> | [No, Yes] | | | | | | | PCH Error<br>Enable> | [No, Yes] | | | | | | | Enable Cloaking> | Enables or disables corrected error cloaking [Enable, <b>Disable</b> ] | | | | | | | Whea Settings> | Whea Support> | Enables or disables the WHEA support, to view or change the WHEA configuration. [Enable, <b>Disable</b> ] | | | | | | Memory Error<br>Enabling> | Memory<br>Corrected Error<br>Enabling> | Enables or disables Memory corrected Errors support, to view or change the memory errors enabling options [Enable, <b>Disable</b> ] | | | | | | | Spare Interrupt> | Read only field Displays the implemented spare interrupt from SMI, CMCI or ErrPin for spare interrupt [CMCI] | | | | | | IIO Error<br>Enabling> | Error Pin<br>Programming<br>for IIO> | Error pin Programming [None, SMI] | | | | | | | DMI Errors> | Enables or disables DMI errors<br>[Enable, Disable] | | | | | | | Vtd Errors> | Enables or disables Vtd errors<br>[Enable, <b>Disable</b> ] | | | | | | | Misc Errors> | Enables or disables Miscellaneous errors<br>[Enable, <b>Disable</b> ] | | | | | Function | Second level Sub-Screen / Description | | | | | |------------------------------------------|---------------------------------------|------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------| | Runtime Error<br>Logging><br>(continued) | IIO Error<br>Enabling><br>(continued) | IIO Core Errors> | Enables or disab<br>[Enable, <b>Disable</b> | les IIO core errors<br>] | | | | | DMA Errors> | Enables or disables DMA errors<br>[Enable, <b>Disable</b> ] | | | | | | | Coherency<br>Interface<br>Errors> | Enables or disab<br>[Enable, <b>Disable</b> | les Coherency Interface errors<br>] | | | | IIO Coherency | For IRPO and IRP | 1 | | | | | Interface Error<br>Enable> | IIO <irpo and="" irp1=""> protocol parity error&gt;</irpo> | Enables or disables Coherent<br>Interface protocol IIO parity error<br>reporting<br>[Enable, Disable] | | | | | | IIO <irpo and<br="">IRP1 protocol<br/>qt overflow<br/>underflow&gt;</irpo> | Enables or disables IIO Coherent Interface protocol queue table overflow or underflow error reporting [Enable, Disable] | | | | | | IIO <irpo and<br="">IRP1&gt; protocol<br/>rcvd<br/>Unexprsp&gt;</irpo> | Enables or disables IIO Coherent<br>Interface protocol layer received<br>unexpected response or<br>completion error reporting<br>[Enable, Disable] | | | | | | | IIO <irpo and<br="">IRP1&gt; csr acc<br/>32b unaligned&gt;</irpo> | Enables or disables IIO Coherent<br>Interface CSR access crossing<br>32-bit Boundary error reporting<br>[Enable, Disable] | | | | | IIO <irpo and<br="">IRP1&gt; wrcache<br/>uncecc error&gt;</irpo> | Enables or disables IIO Coherent<br>Interface Write Cache Un-<br>correctable ECC error reporting<br>[Enable, Disable] | | | | PCI/PCI Error<br>enabling> | | IIO <irpo and<br="">IRP1&gt; protocol<br/>rcvd poison<br/>error&gt;</irpo> | Enables or disables IIO Coherent<br>Interface Protocol Layer Received<br>Poisoned Packet error reporting<br>[Enable, Disable] | | | | | | IO <irpo and<br="">IRP1&gt; wrcache<br/>correcc error&gt;</irpo> | Enables or disables IIO Coherent<br>Interface Write Cache Correctable<br>ECC error reporting<br>[Enable, Disable] | | | | | PCI-Ex Error<br>Enable> | [No, Yes] | | | | | | Corrected Error<br>Enable> | Enables or disab<br>[Enable, <b>Disable</b> | les PCle Correctable errors<br>] | | | | | Uncorrected<br>Error Enable> | Enables or disab<br>[Enable, <b>Disable</b> | les PCle Uncorrectable errors.<br>] | | | Function | Second level Sub-S | Screen / Description | ١ | |--------------------|--------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------| | Logging> er | > enabling> | Fatal Error<br>Enable> | Enables or disables PCle Fatal errors. [Enable, Disable] | | | | PCle Correctable<br>Error<br>Threshold> | Shows the PCle CE threshold. Range (1-255), where 0 means no threshold. [0] | | | | Enable SERR<br>Propagation> | [No, Yes] | | | | Enable PERR<br>Propagation> | [No, Yes] | | | | PCIE Extended<br>Errors> | Enables or disables IIO PCIE root port errors [Enable, <b>Disable</b> ] | | Reserve<br>Memory> | Reserve Memory<br>Range> | Sets aside an empty memory page that is hidden from the OS [Enable, <b>Disable</b> ] | | | | Start Address> | Read only field<br>Displays the addr<br>[100000] | ess at which reserved memory page starts. | | | Reserve TAGEC<br>Memory> | Reserve 16M for T<br>[Enable, <b>Disable</b> ] | AGEC | ## 12.4.2. Security Setup Menu The Security Setup menu provides information about the passwords and functions for specifying the security settings. Figure 20: Security Setup Menu The following table shows Security sub-screens and functions. Default settings are in **bold** Table 37: Security Setup Menu Functions | Function | Description | | | | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--| | Administrator Password> | Set administrator pa | assword | | | | User Password> | Set user password | | | | | Secure Boot Menu> | Read only field<br>Shows the status of | Read only field Shows the status of System mode, Secure boot and Vendor keys. | | | | | Secure Boot> Secure boot can be enabled if 1. System runs in user mode with enrolled Plankey(PK) 2. CSM function is disabled. [Enabled, <b>Disabled</b> ] | | user mode with enrolled Platform | | | | Secure Boot Selects the secure boot mode. Mode> Customer mode enables users to change image execution policy and manage the secure boot keys. [Standard, Custom] | | | | | | Key Management> | Provisional Factory<br>Default Keys> | Install factory default secure boot keys when system is in setup mode [Enabled, <b>Disabled</b> ] | | | Function | Description | | | |----------------------------------|--------------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------| | Secure Boot Menu><br>(continued) | Key Management><br>(continued) | Enroll all Factor<br>Default Keys> | Forces system to user mode – install all factory default keys (PK, KEK, db, dbt, dbx. The change takes effect after reboot. [Yes, No] | | | | Save all secure Boot variables> | Read on field | | | | Platform Key> | Enroll Factory Defaults or load the keys | | | | Key Exchange Keys> | from a file with: 1. Public Key Certificate in: | | | | Authorized Signatures> | a. EFI_SIGNATURE_LIST | | | | Forbidden Signatures> | b. EFI_CERT_X509 (DER<br>encoded) | | | | Authorized<br>Timestamps> | c. EFI_CERT_RSA2048 (bin) d. EFI_CERT_SHA256 (bin) 2. Authenticated UEFI Variable Key source: Default, Custom, Mixed (*) modified from Setup menu | If only the administrator's password is set, access to the setup is limited and is requested when entering the setup. If only the user's password is set, then the password is a power on password and must be entered to boot or enter setup. In the setup the user has administrator rights. The required password length in characters is $\max$ . 20 and $\min$ . 3 and the passwords are case-sensitive. ## 12.4.3. Remember the Password It is highly recommended to keep a record of all passwords in a safe place. Forgotten passwords results in the user being locked out of the system. If the system cannot be booted because the User Password or the Supervisor Password are not known, clear the uEFI BIOS settings, or contact Kontron Support for further assistance. ## 12.4.4. Boot Setup Menu The Boot Setup menu lists the dynamically generated boot device priority order and the boot options. Figure 21: Boot Setup Menu The following table shows Boot sub-screens and functions, and describes the content. Default settings are in **bold**. Table 38: Boot Setup Menu Functions | Function | Description | |---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Setup Prompt Timeout> | Displays number of seconds to wait for the setup activation key. 65535(OXFFF) means indefinite waiting [1] | | Bootup NumLock State> | Selects keyboard NumLock state [On, Off] | | Quiet Boot> | Enables or disables Quiet Boot [Enabled, <b>Disabled</b> ] | | Boot Option #1> | Sets the system boot order (option 1) [UEFI Built-in EFI shell, IBA XE Slot 0300 v2358, IBA XE Slot 0301 v2358, IBA XE Slot 0E00 v1570, PO: WDC WD5000AAKX-22ERMAO, Disabled] | | Boot Option #2> Boot Option #2> | Sets the system boot order (option 2) [UEFI Built-in EFI shell, IBA XE Slot 0300 v2358, | | Function | Description | |-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | (continued) | IBA XE Slot 0301 v2358, IBA XE Slot 0E00 v1570, PO: WDC WD5000AAKX-22ERMAO, Disabled] | | Boot Option #3> | Sets the system boot order (option 3) [UEFI Built-in EFI shell, IBA XE Slot 0300 v2358, IBA XE Slot 0301 v2358, IBA XE Slot 0E00 v1570, PO: WDC WD5000AAKX-22ERMAO, Disabled] | | Boot Option #4> | Sets the system boot order (option 4) [UEFI Built-in EFI shell, IBA XE Slot 0300 v2358, IBA XE Slot 0301 v2358, IBA XE Slot 0E00 v1570, PO: WDC WD5000AAKX-22ERMAO, Disabled] | | Boot Option #5> | Sets the system boot order (option 5) [UEFI Built-in EFI shell, IBA XE Slot 0300 v2358, IBA XE Slot 0301 v2358, IBA XE Slot 0E00 v1570, PO: WDC WD5000AAKX-22ERMAO, Disabled] | ## 12.5. Event Logs The Event Logs Setup menu lists the event log settings and options. Figure 22: Event Log Setup Menu The following table shows Event Logs sub-screens and functions, and describes the content. Default settings are in bold and some functions include additional information Table 39: Event Logs Setup Menu Functions | Function | Sub FunctionsDescription | | | | |-----------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Change Smbios<br>Event Log<br>Settings> | Enabling and o | disabling options | | | | | Smbios<br>Event Log> | Enables or disables all the Smbios event logging features during boot. [Enabled, Disabled] | | | | | Erasing settings | | | | | | Erase Event<br>Log> | Choose option for erasing SmBIOS Event Log. Erasing is performed prior to any logging activation during reset. [No, Yes next reset , Yes every reset] | | | | | When Log is Full> | Choose option for the reaction to a full Smbios Event log [Do nothing, Erase immediately] | | | | | Smbios Event Log Standard | | | | | | Log System<br>Boot Event> | Enables or disables logging of the System boot event [Enabled, Disabled] | | | | | MECI> | Displays Multiple Event Count Increment value. The number of duplicate event occurrences that must pass before log entriy multiple event counter is updated. [1] | | | | Function | Sub FunctionsDescription | | | | |--------------------------------------------------------|--------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--| | Change Smbios<br>Event Log<br>Settings><br>(continued) | METW> | | ent Time Window value. The number of minutes that ication log entries that utilize a multiple-event counter.es) | | | | Custom Options | | | | | | Log OEM<br>Codes> | Enables or disables the loalready been converted to [Enabled, Disabled] | ogging of EFI staues codes as OEM codes if they have not o legacy. | | | | Convert OEM<br>Codes> | Enables or disables the c<br>Note: Not all may be tran<br>[Enabled, <b>Disabled</b> ] | onverting of EFI status codes to standard Smbios types.<br>slated. | | | | Additional Info | | after the computer is restarted | | | View Smbios<br>Event log> | List the Event<br>Date:<br>Time.<br>Error Code.<br>Severity. | Information: | Error code descriptions: a. Smbios 0x16 - Log area reset b. Smbios 0x17 - System boot c. Smbios x0C3 - Unspecified Processor unrecognised | | #### 12.6. Save and Exit The Save and Exit Setup menu lists the save, default and override options. Figure 23: Save and Exit Setup Menu The following table shows Boot sub-screens and functions, and describes the content. Default settings are in bold. Table 40: Save and Exit Menu Functions | Function | Description | | |---------------------------------|---------------------------------------------------------------------------------------------|--| | Save Options | | | | Save Changes and Exit> | Exits system after saving changes | | | Discard Changes and Exit> | Exits system setup without saving changes | | | Save Changes and Reset> | Resets system after saving changes | | | Discard Changes and Reset> | Resets system setup without saving changes | | | Save Changes> | Saves changes made so far for any setup options | | | Discard Changes> | Discards changes made so far for any setup options | | | Default Options | | | | Restore Defaults> | Restores/loads standard default values for all setup options | | | Save as User Defaults> | Saves changes made so far as User Defaults | | | Restore User Defaults> | Restores User Defaults to all setup options | | | Boot Override Options | | | | UEFI Built-in EFI shell> | Attempts to launch the built in EFI Shell | | | IBA XE Slot 0300 v2358> | Attempts to launch IBA XE Slot 0300 v2358 from one of the available file system devices | | | IBA XE Slot 0301 v2358> | Attempts to launch IBA XE Slot 0301 v2358 from one of the available file system devices | | | IBA XE Slot 0E00 v1570> | Attempts to launch IBA XE Slot 0E00 v2358 from one of the available file system devices | | | PO: WDC WD5000AAKX-<br>22ERMAO> | Attempts to launch PO: WDC WD5000AAKX-22ERMAO from one of the available file system devices | | #### 12.7. The uEFI Shell The Kontron uEFI BIOS features a built-in and enhanced version of the uEFI Shell. For a detailed description of the available standard shell scripting, refer to the EFI Shell User Guide. For a detailed description of the available standard shell commands, refer to the EFI Shell Command Manual. Both documents can be downloaded from the EFI and Framework Open Source Community homepage (<a href="http://sourceforge.net/projects/efi-shell/files/documents/">http://sourceforge.net/projects/efi-shell/files/documents/</a>). AMI APTIO update utilities for DOS, EFI Shell and Windows are available at AMI.com: <a href="http://www.ami.com/support/downloads/amiflash.zip">http://www.ami.com/support/downloads/amiflash.zip</a>. Kontron uEFI BIOS does not provide all shell commands described in the EFI Shell Command Manual. # 12.7.1. Basic Operation of the uEFI Shell The uEFI Shell forms an entry into the uEFI boot order and is the first boot option by default. # 12.7.1.1. Entering the uEFI Shell To enter the uEFI Shell, follow the steps below: - Power on the board. - 2. Press the <F7> key (instead of <DEL>) to display a choice of boot devices. - Choose 'UEFI: Built-in EFI shell'. ``` EFI Shell version 2.40 [5.11] Current running mode 1.1.2 Device mapping table Fs0 :HardDisk - Alias hd33b0b0b fs0 Acpi(PNP0A03,0)/Pci(1D|7)/Usb(1, 0)/Usb(1, 0)/HD(Part1,Sig17731773) ``` 4. Press the <ESC> key within 5 seconds to skip startup.nsh, and any other key to continue. The output produced by the device mapping table can vary depending on the board's configuration. If the <ESC> key is pressed before the 5 second timeout elapses, the shell prompt is shown: Shell> # 12.7.1.2. Exiting the uEFI Shell To exit the uEFI Shell, follow one of the steps below: - 1. Use the exit uEFI Shell command to select the boot device, in the Boot menu, that the OS boots from. - 2. Reset the board using the reset uEFI Shell command. #### 12.8. uEFI Shell Scripting ## 12.8.1. Startup Scripting If the <ESC> key is not pressed and the timeout has run out then the uEFI Shell automatically tries to execute some startup scripts. It searches for scripts and executes them in the following order: - 1. Initially searches for Kontron flash-stored startup script. - 2. If there is no Kontron flash-stored startup script present, then the uEFI-specified startup.nsh script is used. This script must be located on the root of any of the attached FAT formatted disk drive. - 3. If none of the startup scripts are present or the startup script terminates then the default boot order is continued. # 12.8.2. Create a Startup Script Startup scripts can be created using the uEFI Shell built-in editor edit or under any OS with a plain text editor of your choice. To create a startup shell script, simply save the script on the root of any FAT-formatted drive attached to the system. To copy the startup script to the flash, use the kBootScript uEFI Shell command. In case there is no mass storage device attached, the startup script can be generated in a RAM disk and stored in the SPI boot flash using the kRamdisk uEFI Shell command. ## 12.9. Example of Startup Scripts ## 12.9.1. Execute Shell Script on other Harddrive This example (startup.nsh) executes the shell script named bootme.nsh located in the root of the first detected disc drive (fs0). fs0: bootme.nsh ## 12.10. Firmware Update Firmware updates are typically delivered as a ZIP archive containing only the firmware images. The content of the archive with the directory structure must be copied onto a data storage device with FAT partition. # 12.10.1. Updating Procedure BIOS can be updated with the Intel tool fpt.efi using the procedure below: Copy these files to an USB stick. flash.nsh (if available) fpt.efi fparts.txt cAL6r<xxx>.bin (where xxx stands for the version #) Start the system into setup (see Chapter 12.1: Starting the uEFI BIOS). Check that the following setup entry is set to disabled: IntelRCSetup > PCH Configuration > Security Configuration > BIOS Lock > Disabled Save and Exit the BIOS setup. On the next start, boot into shell (see Chapter 12.7.1.1). Change to the drive representing the USB stick fsx: (x = 0, 1, 2, etc. represents the USB stick) and then change to the directory where you copied the flash tool. cd <your directory> Start flash.nsh (if available) OR enter fpt -F bBD7r<xxx>.bin Wait until flashing is successful and then power cycle the board. Do not switch off the power during the flash process! Doing so leaves your module unrecoverable. # 13/ Technical Support For technical support contact our Support department: E-mail: support@kontron.comPhone: +49-821-4086-888 Make sure you have the following information available when you call: - Product ID Number (PN), - Serial Number (SN) - Module's revision - Operating System and Kernel/Build version - Software modifications - Addition connected hardware/full description of hardware set up The serial number can be found on the Type Label, located on the product's rear side. Be ready to explain the nature of your problem to the service technician. # 13.1. Warranty Due to their limited service life, parts that by their nature are subject to a particularly high degree of wear (wearing parts) are excluded from the warranty beyond that provided by law. This applies to the CMOS battery, for example. If there is a protection label on your product, then the warranty is lost if the product is opened. # 13.2. Returning Defective Merchandise All equipment returned to Kontron must have a Return of Material Authorization (RMA) number assigned exclusively by Kontron. Kontron cannot be held responsible for any loss or damage caused to the equipment received without an RMA number. The buyer accepts responsibility for all freight charges for the return of goods to Kontron's designated facility. Kontron will pay the return freight charges back to the buyer's location in the event that the equipment is repaired or replaced within the stipulated warranty period. Follow these steps before returning any product to Kontron. 1. Visit the RMA Information website: http://www.kontron.com/support-and-services/support/rma-information Download the RMA Request sheet for Kontron Europe GmbH and fill out the form. Take care to include a short detailed description of the observed problem or failure and to include the product identification Information (Name of product, Product number and Serial number). If a delivery includes more than one product, fill out the above information in the RMA Request form for each product. 2. Send the completed RMA-Request form to the fax or email address given below at Kontron Europe GmbH. Kontron will provide an RMA-Number. Kontron Europe GmbH RMA Support Phone: +49 (0) 821 4086-0 Fax: +49 (0) 821 4086 111 Email: service@kontron.com 3. The goods for repair must be packed properly for shipping, considering shock and ESD protection. Goods returned to Kontron Europe GmbH in non-proper packaging will be considered as customer caused faults and cannot be accepted as warranty repairs. Include the RMA-Number with the shipping paperwork and send the product to the delivery address provided in the RMA form or received from Kontron RMA Support. # Appendix: Terminology | Term | Definition | |-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AC '97 | Audio CODEC (Coder-Decoder) | | ACPI | Advanced Configuration Power Interface – standard to implement power saving modes in PCAT systems | | Basic Module | COM Express® 125mm x 95mm Module form factor. | | BIOS | Basic Input Output System – firmware in PC-AT system that is used to initialize system components before handing control over to the operating system. | | CAN | Controller-area network (CAN or CAN-bus) is a vehicle bus standard designed to allow microcontrollers to communicate with each other within a vehicle without a host computer. | | Carrier Board | An application specific circuit board that accepts a COM Express® Module. | | CCTV | Closed Circuit Television | | CVBS | Composite Video Baseband Signal | | Compact<br>Module | COM Express® 95x95 Module form factor | | DDC | Display Data Control – VESA (Video Electronics Standards Association) standard to allow identification of the capabilities of a VGA monitor | | DDI | Digital Display Interface – containing DisplayPort, HDMI/DVI and SDVO | | DIMM | Dual In-line Memory Module | | DisplayPort | DisplayPort is a digital display interface standard put forth by the Video Electronics Standards Association (VESA). It defines a new license free, royalty free, digital audio/video interconnect, intended to be used primarily between a computer and its display monitor. | | DRAM | Dynamic Random Access Memory | | DVI | Digital Visual Interface - a Digital Display Working Group (DDWG) standard that defines a standard video interface supporting both digital and analog video signals. The digital signals use TMDS. | | EAPI | Embedded Application Programming Interface Software interface for COM Express® specific industrial functions System information Watchdog timer I2C Bus Flat Panel brightness control User storage area GPIO | | EEPROM | Electrically Erasable Programmable Read-Only Memory | | Embedded<br>DisplayPort | Embedded Display Port (eDP) is a digital display interface standard produced by the Video Electronics Standards Association (VESA) for digital interconnect of Audio and Video. | | Term | Definition | |--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Extended<br>Module | COM Express® 155mm x 110mm Module form factor. | | FR4 | A type of fiber-glass laminate commonly used for printed circuit boards. | | Gb | Gigabit | | GBE | Gigabit Ethernet | | GPI | General Purpose Input | | GPIO | General Purpose Input Output | | GPO | General Purpose Output | | HDA | Intel High Definition Audio (HD Audio) refers to the specification released by Intel in 2004 for delivering high definition audio that is capable of playing back more channels at higher quality than AC97. | | HDMI | High Definition Multimedia Interface | | I2C | Inter Integrated Circuit – 2 wire (clock and data) signaling scheme allowing communication between integrated circuits, primarily used to read and load register values. | | IDE | Integrated Device Electronics – parallel interface for hard disk drives – also known as PATA | | IIO | Integrated Input Output | | Legacy<br>Device | Relicts from the PC-AT computer that are not in use in contemporary PC systems: primarily the ISA bus, UART-based serial ports, parallel printer ports, PS-2 keyboards, and mice. Definitions vary as to what constitutes a legacy device. Some definitions include IDE as a legacy device. | | LAN | Local Area Network | | LPC | Low Pin-Count Interface: a low speed interface used for peripheral circuits such as Super I/O controllers, which typically combine legacy-device support into a single IC. | | LS | Least Significant | | LVDS | Low Voltage Differential Signaling – widely used as a physical interface for TFT flat panels. LVDS can be used for many high-speed signaling applications. In this document, it refers only to TFT flat-panel applications. | | ME | Management Engine | | Mini Module | COM Express® 84x55mm Module form factor | | MS | Most Significant | | NA | Not Available | | NC | No Connect | | NTSC | National Television Standards Committee – video broadcast standard used in North America | | OEM | Original Equipment Manufacturer | | | I control of the cont | | Term | Definition | | |-------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | PAL | Phase Alternating Line – video broadcast standard used in many European countries. | | | PATA | Parallel AT Attachment – parallel interface standard for hard-disk drives – also known as IDE, AT Attachment, and as ATA | | | PC-AT | "Personal Computer – Advanced Technology" – an IBM trademark term used to refer to Intel x86 based personal computers in the 1990s | | | PCB | Printed Circuit Board | | | PCI | Peripheral Component Interface | | | PCI Express<br>PCIE | Peripheral Component Interface Express – next-generation high speed Serialized I/O bus | | | PEG | PCI Express Graphics | | | PHY | Ethernet controller physical layer device | | | Pin-out Type | A reference to one of seven COM Express® definitions for the signals that appear on the COM Express® Module connector pins. | | | PS2<br>PS2<br>Keyboard<br>PS2 Mouse | "Personal System 2" - an IBM trademark term used to refer to Intel x86 based personal computers in the 1990s. The term survives as a reference to the style of mouse and keyboard interface that were introduced with the PS2 system. | | | Ra | Roughness Average – a measure of surface roughness, expressed in units of length. | | | ROM | Read Only Memory – a legacy term – often the device referred to as a ROM can actually be written to, in a special mode. Such writable ROMs are sometimes called Flash ROMs. BIOS is stored in ROM or Flash ROM. | | | RTC | Real Time Clock – battery backed circuit in PC-AT systems that keeps system time and date as well as certain system setup parameters | | | SAS | Serial Attached SCSI – high speed serial version of SCSI | | | SCSI | Small Computer System Interface – an interface standard for high end disk drives and other computer peripherals | | | SPD | Serial Presence Detect – refers to serial EEPROM on DRAMs that has DRAM Module configuration information | | | SPI | Serial Peripheral Interface | | | SO-DIMM | Small Outline Dual In-line Memory Module | | | S0, S1, S2, S3,<br>S4, S5 | System states describing the power and activity level S0 Full power, all devices powered S1 S2 S3 Suspend to RAM System context stored in RAM; RAM is in standby S4 Suspend to Disk System context stored on disk S5 Soft Off Main power rail off, only standby power rail present | | | Term | Definition | |-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SATA | Serial AT Attachment: serial-interface standard for hard disks | | SDVO | Serialized Digital Video Output – Intel defined format for digital video output that can be used with Carrier Board conversion ICs to create parallel, TMDS, and LVDS flat-panel formats as well as NTSC and PAL TV outputs | | SM Bus | System Management Bus | | Super I/O | An integrated circuit, typically interfaced via the LPC bus that provides legacy PC I/O functions including PS2 keyboard and mouse ports, serial and parallel port(s) and a floppy interface. | | TFT | Thin Film Transistor – refers to technology used in active matrix flat-panel displays, in which there is one thin film transistor per display pixel. | | TMDS | Transition Minimized Differential Signaling - a digital signaling protocol between the graphics subsystem and display. TMDS is used for the DVI digital signals. | | TPM | Trusted Platform Module, chip to enhance the security features of a computer system. | | USB | Universal Serial Bus | | VGA | Video Graphics Adapter – PC-AT graphics adapter standard defined by IBM. | | WDT | Watch Dog Timer | | XAUI | 10 Gigabit / sec Attachment Unit Interface. | #### **About Kontron** Kontron is a global leader in IoT/Embedded Computing Technology (ECT). Kontron offers individual solutions in the areas of Internet of Things (IoT) and Industry 4.0 through a combined portfolio of hardware, software and services. With its standard and customized products based on highly reliable state-of-the-art technologies, Kontron provides secure and innovative applications for a wide variety of industries. As a result, customers benefit from accelerated time-to-market, lower total cost of ownership, extended product lifecycles and the best fully integrated applications. For more information, please visit: www.kontron.com #### **GLOBAL HEADQUARTERS** #### Kontron Europe GmbH Gutenbergstraße 2 85737 Ismaning Germany Tel.: + 49 821 4086-0 Fax: + 49 821 4086-111 info@kontron.com